



#### 12Gbps 4-Channel HDMI 2.1 Hybrid ReDriver with DDC Listener

## **Description**

The PI3HDX12311 is a 3.3V quad-channel Hybrid ReDriver<sup>™</sup> supporting HDMI 2.1 Fixed Rate Link (FRL) up to 12Gbps, TMDS up to 6Gbps. For HDMI1.4 application, the ReDriver is configured as a limited ReDriver, where the ReDriver differential output swing is defined by the ReDriver swing setting, to ensure the HDMI compliant levels at the receptacle. For HDMI2.0 and HDMI 2.1, the ReDriver is configured as a linear ReDriver, where the ReDriver differential output swing is directly proportional to the received signal, to ensure the ReDriver is function as a trace canceller. The linear ReDriver mode is also inherently transparent to link training signals.

The PI3HDX12311 ReDriver input and outputs signals could be either AC or DC coupled or mixed, which can eliminate the need for additional level shifter components from the data channels.

The PI3HDX12311 is equipped with pin mode control for operation mode, Equalization, Flat Gain, Output Swing (SW), and Output -1dB linearity Swing (N1SW).

The device can support dual-mode DisplayPort (DP++) level shift application for HDMI TMDS output signals.

## Application(s)

- Laptops and Desktop PCs
- Gaming Consoles
- DTV and Commercial Display Panel
- Docking Station and Peripherals
- KVM Switch Box and HDMI Active Cable



Figure 1. HDMI 2.1 ReDriver or Level Shifter

#### **Features**

- Supports Up to 12Gbps Signals with Non-Blocking Linear ReDriver via Pin Control Settings
- Compliant to HDMI 1.4/2.0/2.1 and DisplayPort Dual-Mode V1.1 Standard
- Wide EQ Tuning Range from 5.6dB to 12.7dB at 6GHz
- Hybrid Redriving Mode to Ensure HDMI Compliant Levels at the Receptacle
- Integrated DDC Listener for HDMI FRL/TMDS and Speed Detection
- Auto Selects the Following Settings for Power and SI Optimization
  - TX Slew Rate
  - TX Impedance
  - Pre-Defined EQ/SW/N1SW/FG
- Supports Back Current Leakage Free (Ioff)
- Far-end Receiver Detection for TX DC Coupling Mode
- 726mW Typical Power Dissipation with a Maximus Output Swing
- Single 3.3V (±5%) Power Supply
- Operating Temperature Range: −40°C to +70°C
- Packaging (Pb-free & Green):
  - Tiny 32-pin X1QFN , 2.85 x 4.5 mm (0.4 mm pitch)
- Totally Lead-Free & Fully RoHS Compliant (Notes 1 & 2)
- Halogen and Antimony Free. "Green" Device (Note 3)
- For automotive applications requiring specific change control (i.e. parts qualified to AEC-Q100/101/104/200, PPAP capable, and manufactured in IATF 16949 certified facilities), please contact us or your local Diodes representative.

https://www.diodes.com/quality/product-definitions/

## **Ordering Information**

| Orderable Part Number | Package<br>Code | Package Description       |
|-----------------------|-----------------|---------------------------|
| PI3HDX12311XEAEX      | XEA             | 32-contact, X1-QFN2845-32 |

#### Notes:

- E = Pb-free and Green
- X suffix = Tape/Reel

#### Notes:

- 1. No purposely added lead. Fully EU Directive 2002/95/EC (RoHS), 2011/65/EU (RoHS 2) & 2015/863/EU (RoHS 3) compliant.
- 2. See https://www.diodes.com/quality/lead-free/ for more information about Diodes Incorporated's definitions of Halogen- and Antimony-free, "Green" and Lead-free.
- B. Halogen- and Antimony-free "Green" products are defined as those which contain <900ppm bromine, <900ppm chlorine (<1500ppm total Br + Cl) and <1000ppm antimony compounds.





## **Block Diagram**







## Pin Configuration (Top-Side View)



## **Pin Description**

| Pin Number | Pin Name | Туре               | Description                                                                                                                            |
|------------|----------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------|
| 1          | A_RXP    | Diff. (1) II.      |                                                                                                                                        |
| 2          | A_RXN    | Differential Input |                                                                                                                                        |
| 4          | B_RXP    | Diff. (1) II.      |                                                                                                                                        |
| 5          | B_RXN    | Differential Input | 1                                                                                                                                      |
| 7          | C_RXP    | Diff. (1) II.      | CML inputs, with internal 50 $\Omega$ pull-up or ~78K $\Omega$ pull-up otherwise.<br>Channel D is CLK input in default when TMDS mode. |
| 8          | C_RXN    | 1                  | Chainer D is CLK input in detault when TWD3 mode.                                                                                      |
| 10         | D_RXP    |                    |                                                                                                                                        |
| 11         | D_RXN    | Differential Input |                                                                                                                                        |





| Pin Number  | Pin Name        | Type                | Description                                                                                                                                                                                                                      |  |
|-------------|-----------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 17          | D_TXN           | D                   |                                                                                                                                                                                                                                  |  |
| 18          | D_TXP           | Differential Output |                                                                                                                                                                                                                                  |  |
| 20          | C_TXN           | D.Q. 1: 10 1 1      |                                                                                                                                                                                                                                  |  |
| 21          | C_TXP           | Differential Output | For HDMI 1.4, $50\Omega/75\Omega$ to VDD in AC/DC couple                                                                                                                                                                         |  |
| 23          | B_TXN           | D: # 1: 10 1 1      | For HDMI 2.0/2.1, $100\Omega$ line to line in DC couple, $50\Omega$ to VDD in AC couple                                                                                                                                          |  |
| 24          | B_TXP           | Differential Output |                                                                                                                                                                                                                                  |  |
| 26          | A_TXN           | D: # 1: 10 1 1      |                                                                                                                                                                                                                                  |  |
| 27          | A_TXP           | Differential Output |                                                                                                                                                                                                                                  |  |
| 32          | DDC_SCL         | THOUSAND.           |                                                                                                                                                                                                                                  |  |
| 31          | DDC_SDA         | LVCMOS Input        | Auxiliary channels for Display Data Channel snooping.                                                                                                                                                                            |  |
| 28          | FG              | 4-Level Input       | For flat gain control of HDMI 2.0 & 2.1. Default value is "F". 4-level input pins. With internal $100k\Omega$ pull-up resistor and $200k\Omega$ pull-down resistor.                                                              |  |
| 12          | EQLS            | 4-Level Input       | LS EQ gain control for Data rate ≤6Gbps. Default "F"<br>With internal 100kΩ pull-up resistor and 200kΩ pull-down resistor.                                                                                                       |  |
| 13          | EQHS            | 4-Level Input       | HS EQ gain control for Data rate >6Gbps. Default "F". With internal $100k\Omega$ pull-up resistor and $200k\Omega$ pull-down resistor.                                                                                           |  |
| 15          | SW              | 4-Level Input       | For HDMI1.4. Define the output max swing for the non-linear redriving modefault value is "F". 4-level input pins. With internal $100k\Omega$ pull-up resistor and $200k\Omega$ pull-dov resistor.                                |  |
| 19          | HPD             | LVCMOS Input        | Hot plug detection from Sink. With internal $100k\Omega$ pull-down resistor. $5V$ tolerant with external $100k\Omega$ resistor at HPD pin.                                                                                       |  |
| 25,<br>29   | N1SW0,<br>N1SW1 | LVCMOS Input        | HDMI2.0 output -1dB linearity swing. Default "L". With internal $300k\Omega$ pull-down resistor.                                                                                                                                 |  |
| 16          | MODE            | 4-Level Input       | Mode selection. Default "F" With internal $100k\Omega$ pull-up resistor and $200k\Omega$ pull-down resistor.                                                                                                                     |  |
| 3, 6, 9, 22 | VDD             | Power               | 3.3V power supply                                                                                                                                                                                                                |  |
| 14, 30, EP  | GND             | GND                 | Exposed pad (EP). EP on the package bottom is thermally connected to the die for improved heat transfer out of the package. The pad is electrically connected to the die and is required to be soldered to GND on the PCB board. |  |

Note: All VDD and GND pins must be connected to the same power supply domain for proper device function





#### Functional Description & Circuit Block Description

#### **Hot Plug Detection (HPD)**

The ReDriver monitors the HPD pin of HDMI connector to control the power consumption. When the HPD pin is driven low for more than 2ms, the ReDriver will enter the low power state and all DDC registers will be reset to default value. It will stay in this state until the HPD signal pin is driven high for more than 2ms during a plug in event.

HPD pin with external serial 100k $\Omega$  could be connected to HPD 5V signal leveling directly.

#### **Short Circuit Detection**

While the short circuit detection feature operates when the TX is in DC coupled mode, the short circuit detection block is active and it will monitor the common mode voltage of the transmitter continuously. If the TX common mode voltage drops below 2 volts, the ReDriver will go into the low power state. The ReDriver will exit low power state once the common mode voltage is driven high. The short circuit detection is on by default in TX DC coupled modes only.

#### **Power Mode**

· Short Circuit Mode

This feature is enabled when the TX terminal is in DC coupling. If there is no far-end RX termination present in the TX terminal. Or, if the common mode voltage drops below SCB\_VTH. The ReDriver will entry the short circuit mode.

• Unplug Mode

When HPD is low > THPD\_UNPLUG, then the channel will go to unplug mode.

· Active Mode

When HPD is high > THPD\_ACTIVE. The PI3HDX12311 will enter active mode immediately.



Figure 2. Power Mode

#### **Table 1. Power Mode**

| HPD Pin | IN_X Pins       | OUT_Xx    | DDC      | Mode                          |
|---------|-----------------|-----------|----------|-------------------------------|
| L       | RX ~78kΩ to VDD | High-Z    | Disabled | UNPLUG Mode                   |
| Н       | RX 50Ω to VDD   | TX Active | Active   | Normal Operation when HPD = 1 |





#### **Equalization Setting**

The EQLS is the EQ control pin for the datarate  $\leq$ 6Gbps and the EQHS is the EQ control pin for the datarate > 6Gbps. The EQLS/EQHS pins support real time change. When set to 'L', it will increase about 100% slew rate of CLK and Data channel for HDMI1.4 (FG = H), and increase about 114% slew rate of CLK channel and 73% slew rate of Data channel for HDMI2.0 (FG = F).

Table 2. HDMI1.4 Mode, TX =  $50\Omega/75\Omega$  to VDD (Typical)

| Pin Setting<br>EQLS | EQ @0.825GHz (dB) | EQ @1.7GHz (dB) |
|---------------------|-------------------|-----------------|
| L                   | 0.4               | 1.5             |
| R                   | 1.3               | 2.7             |
| F (Default)         | 1.7               | 3.7             |
| Н                   | 2.7               | 5.6             |

Table 3. HDMI2.0 mode,  $TX = 50\Omega$  to VDD or  $100\Omega$  line2line, FG = R (Typical)

| Pin Setting<br>EQLS | EQ @0.825GHz (dB) | EQ @1.7GHz (dB) | EQ @3GHz (dB) |
|---------------------|-------------------|-----------------|---------------|
| L                   | 0.4               | 1.1             | 2.2           |
| R                   | 1.3               | 2.3             | 3.8           |
| F (Default)         | 1.7               | 3.3             | 5.5           |
| Н                   | 2.7               | 5.2             | 8.3           |

Table 4. HDMI2.1 Mode, DR = 3Gbps & 6Gbps,  $TX = 50\Omega$  to VDD or  $100\Omega$  line2line, FG = R (Typical)

| Pin Setting<br>EQLS | EQ @1.5GHz (dB) | EQ @3GHz (dB) |
|---------------------|-----------------|---------------|
| L                   | 1.1             | 2.8           |
| R                   | 2.1             | 4.4           |
| F (Default)         | 3.0             | 6.1           |
| Н                   | 4.0             | 7.9           |

Table 5. HDMI2.1 Mode, DR = 8/10/12Gbps, TX =  $50\Omega$  to VDD or  $100\Omega$  line2line, FG = R (Typical)

| Pin Setting<br>EQHS | EQ @4GHz (dB) | EQ @5GHz (dB) | EQ @6GHz (dB) |
|---------------------|---------------|---------------|---------------|
| L                   | 3.9           | 4.8           | 5.6           |
| R                   | 5.7           | 6.8           | 7.7           |
| F (Default)         | 7.8           | 9.2           | 10.4          |
| Н                   | 9.9           | 11.5          | 12.7          |





#### Flat Gain Setting

The FG pin is used to set the flat gain of all channels. FG pin supports real time change.

Table 6. Flat Gain Setting (Typical)

| FG Pin Setting | FG @100MHz (dB) |
|----------------|-----------------|
| L              | -0.2            |
| R              | 0.6             |
| F (Default)    | 1.4             |
| Н              | 2.3             |

#### Output Swing for the Non-Linear ReDriving Mode

The SW pin is used to set the TX output swing for HDMI1.4. The TX output swing is selected based on the Single-Ended Low level voltage range. SW pin supports real time change.

Table 7. TX Swing for HDMI 1.4, TX =  $50\Omega$  to VDD (Typical)

|             | VSW_SE_14 (V)                      |                                    | VL_SE_14 (V)                       |
|-------------|------------------------------------|------------------------------------|------------------------------------|
| SW Pin      | 50Ω to VDD, FG = L TX AC<br>Couple | 50Ω to VDD, FG = H TX DC<br>Couple | 50Ω to VDD, FG = H TX DC<br>Couple |
| L           | 0.53                               | 0.53                               | -0.54                              |
| R           | 0.55                               | 0.55                               | -0.56                              |
| F (Default) | 0.58                               | 0.58                               | -0.59                              |
| Н           | 0.60                               | 0.60                               | -0.62                              |

Notes: VL\_SE\_14 relative to VDD.

#### Output -1dB Linearity Swing for Linear ReDriving Mode

The N1SW[1:0] pins are used to set the -1dB Linearity Swing for HDMI2.0, the -1dB Linearity Swing of HDMI2.1 is fixed internally.

Table 8. TX N1SW[1:0] for HDMI2.0 TX DC/AC Coupling Mode, FG = R

| N1SW[1:0] Pins | freq = 100MHz (V) | freq = 3GHz (V) |
|----------------|-------------------|-----------------|
| 00             | 0.87              | 0.97            |
| 01             | 0.93              | 1.03            |
| 10             | 0.98              | 1.09            |
| 11             | 1.03              | 1.14            |

Table 9. TX Swing for HDMI 2.0, TX =  $100\Omega$  line2line (Typical)

| N1SW[1:0] Pins | Vsw_SE_20 (V) | VL_SE_20 (V) |
|----------------|---------------|--------------|
| 00             | 0.56          | -0.84        |
| 01             | 0.59          | -0.89        |
| 10             | 0.61          | -0.93        |
| 11             | 0.63          | -0.98        |





## **Mode Selection Setting**

The MODE selection pin is used to set the TX termination type which could be AC/DC coupled and whether the DDC Listener is enabled/disabled.

Table 10. Mode of Operation by Pin Strap Only

| MODE | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| L    | <ul> <li>RX = AC/DC Coupled, TX = AC Coupled</li> <li>DDC_LISTENER_EN=0, TX_SHORT_CIR_DETECT_EN=0</li> <li>Default = HDMI 2.1, 12Gbps, All 4 channels enabled, ZTX = 50Ω to VDD</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| R    | <ul> <li>RX = AC/DC Coupled, TX = DC Coupled</li> <li>DDC_LISTENER_EN=1, TX_SHORT_CIR_DETECT_EN=0 when in HDMI 1.4, TX_SHORT_CIR_DETECT_EN=1 when in HDMI 2.0 &amp; 2.1</li> <li>Default = HDMI 1.4</li> <li>For HDMI 1.4, ZTX = 150Ω to VDD, DAT_EQ follows EQLS pin, Output Swing follows SW14 pin, CLK_tr/tf &gt; 75ps min, DAT tr/tf &gt; 75ps min</li> <li>For HDMI 2.0, ZTX = 100Ω line2line, DAT_EQ follows EQLS pin, -1db Linearity Swing follows N1SW1, N1SW0 pins, Flat Gain follows FG pin, CLK_tr/tf &gt; 75ps min, DAT tr/tf &gt; 42.5ps min</li> <li>For HDMI 2.1, ZTX = 100Ω line2line (Lane3 = 300Ω line2line when in 3-lane mode), EQ Gain follows EQLS or EQHS pins respectively for data rate &lt;= or &gt; 6Gbps, Flat Gain follows FG pin, tr/tf &gt; 22.5ps min</li> <li>TMDS CLK / FRL D3 = Channel D</li> </ul> |
| F    | <ul> <li>RX = AC/DC Coupled, TX = DC Coupled</li> <li>DDC_LISTENER_EN=1, TX_SHORT_CIR_DETECT_EN=0 when in HDMI 1.4, TX_SHORT_CIR_DETECT_EN=1 when in HDMI 2.0 &amp; 2.1</li> <li>Default = HDMI 1.4</li> <li>For HDMI 1.4, ZTX = 75Ω to VDD, DAT_EQ follows EQLS pin, Output Swing follows SW14 pin, CLK_tr/tf &gt; 75ps min, DAT tr/tf &gt; 75ps min</li> <li>For HDMI 2.0, ZTX = 100Ω line2line, DAT_EQ follows EQLS pin, -1db Linearity Swing follows N1SW1, N1SW0 pins, Flat Gain follows FG pin, CLK_tr/tf &gt; 75ps min, DAT tr/tf &gt; 42.5ps min</li> <li>For HDMI 2.1, ZTX = 100Ω line2line (Lane3 = 300Ω line2line when in 3-lane mode), EQ Gain follows EQLS or EQHS pins respectively for data rate &lt;= or &gt; 6Gbps, Flat Gain follows FG pin, tr/tf &gt; 22.5ps min</li> <li>TMDS CLK / FRL D3 = Channel D</li> </ul>  |
| Н    | <ul> <li>RX = AC/DC Coupled, TX = DC Coupled</li> <li>DDC_LISTENER_EN=1, TX_SHORT_CIR_DETECT_EN=0 when in HDMI 1.4, TX_SHORT_CIR_DETECT_EN=1 when in HDMI 2.0 &amp; 2.1</li> <li>Default = HDMI 1.4</li> <li>For HDMI 1.4, ZTX = 50Ω to VDD, DAT_EQ follows EQLS pin, Output Swing follows SW14 pin, CLK_tr/tf &gt; 75ps min, DAT tr/tf &gt; 75ps min</li> <li>For HDMI 2.0, ZTX = 100Ω line2line, DAT_EQ follows EQLS pin, -1db Linearity Swing follows N1SW1, N1SW0 pins, Flat Gain follows FG pin, CLK_tr/tf &gt; 75ps min, DAT tr/tf &gt; 42.5ps min</li> <li>For HDMI 2.1, ZTX = 100Ω line2line (Lane3 = 300Ω line2line when in 3-lane mode), EQ Gain follows EQLS or EQHS pins respectively for data rate &lt;= or &gt; 6Gbps, Flat Gain follows FG pin, tr/tf &gt; 22.5ps min</li> <li>TMDS CLK / FRL D3 = Channel D</li> </ul>  |





## **DDC Listener Specification**

The DDC\_SDA and DDC\_SCL shall meet the requirements specified in the I2C bus specification, version 2.1, section 15 for "Standard-Mode" devices. The HDMI devices must have DDC electrical characteristics complying with the values shown in Table 11.

Table 11. DDC Snoop I2C Timing

| Symbol              | Parameter                                                                                       | Min.    | Тур. | Max.    | Units |
|---------------------|-------------------------------------------------------------------------------------------------|---------|------|---------|-------|
| $V_{\rm IL}$        | Low-level input voltage                                                                         | -0.3    |      | 0.3*VDD | V     |
| V <sub>IH</sub>     | High-level input voltage                                                                        | 0.7*VDD |      | VDD+0.3 | V     |
| $f_{SCL}$           | I <sup>2</sup> C DDC clock frequency                                                            |         |      | 1       | MHz   |
| $t_{\mathrm{BUF}}$  | Bus free time between START and STOP conditions                                                 | 4.7     |      |         | μs    |
| t <sub>HD_STA</sub> | Hold time after repeated START condition. After this period, the first clock pulse is generated | 4       |      |         | μs    |
| $t_{LOW}$           | Low period of the I <sup>2</sup> C clock                                                        | 4.7     |      |         | μs    |
| t <sub>HIGH</sub>   | High period of the I <sup>2</sup> C clock                                                       | 4       |      |         | μs    |
| t <sub>SU_STA</sub> | Setup time for a repeated START condition                                                       | 4.7     |      |         | μs    |
| t <sub>HD_DAT</sub> | Data hold time                                                                                  | 0       |      |         | μs    |
| t <sub>SUDAT</sub>  | Data setup time                                                                                 | 250     |      |         | ns    |

By the DDC\_SDA and DDC\_SCL pins, the HDMI Forum Vendor Specific Data Block (HF-VSDB) located at target address 0xA8 will be snooped. The DDC snoop function will monitor both reads and writes to specific offsets of the Status and Control Data Channel Structure (SCDCS) located within the HF-VSDB.

The following SCDCS offsets registers are monitored:

- 1. 20h: TMDS Configuration.
- 2. 31h: Sink Configuration.
- 3. 35h: Source Test Configuration.
- 4. 40h, 41h and 42h: Status Flags.





## **Maximum Ratings**

(Above which useful life may be impaired. For user guidelines, not tested.)

| Storage Temperature65°C to +150°C                                    |
|----------------------------------------------------------------------|
| Supply Voltage <sup>(1)</sup> 0.3V to +3.8V                          |
| Voltage Range at Any Input or Output Terminal                        |
| Differential I/O, Voltage Between Differential Pairs –0.3V to +1.89V |
| LVCMOS Inputs0.3V to VDD+0.3V                                        |
| Voltage Range for HPD Input Pin0.3V to +3.8V                         |
| Electrostatic Discharge                                              |
| Human Body Model (All Pins) (2)                                      |
| Charged Device Model (All pins) (2)                                  |
| Max Junction Temperature                                             |

#### Note:

Stresses greater than those listed under MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

- 1. All voltage values are with respect to the GND terminals.
- 2. Tested in accordance with JEDEC Standard.
- 3. IEC 61000-4-2 system level ESD cannot be guaranteed or defined, since it is a system level specification. It is up to the system designer to determine the correct method to meet their IEC requirements and to protect the ReDriver device from electrical overstress events. The PI3HDX12311 is not designed or intended to protect systems from IEC 61000-4-2 events.

## **Recommended Operating Conditions**

Over operating free-air temperature range (unless otherwise noted)

| Symbol                | Description                                               |       | Тур. | Max.  | Units |
|-----------------------|-----------------------------------------------------------|-------|------|-------|-------|
| $V_{DD\_DC}$          | Main power supply when the RX terminals are in DC couple. | 3.135 | 3.3  | 3.465 | V     |
| $V_{\mathrm{DD\_AC}}$ | Main power supply when the RX terminals are in AC couple. | 3.0   | 3.3  | 3.6   | V     |
| $T_{A}$               | Operating free-air temperature                            | -40   |      | +70   | °C    |
| C <sub>AC</sub>       | AC coupling capacitor                                     | 75    | 100  | 265   | nF    |

## **Thermal Information**

| Symbol   | Parameter                      | X1-QFN32 (XEA32) | Units |
|----------|--------------------------------|------------------|-------|
| Theta JA | Junction-to-ambient resistance | 34.29            | °C/W  |

## **Power Supply Characteristics**

|                       | Parameter        | Test Conditions                                                                                           | Min. | Typ.(1) | Max. | Units |
|-----------------------|------------------|-----------------------------------------------------------------------------------------------------------|------|---------|------|-------|
| ICC                   |                  | HDMI 2.1/2.0 Active link with 4 channels enabled. AC coupled RX and DC coupled TX. N1SW<1:0> = 11.        |      | 130     | 170  | mA    |
|                       | Active           | HDMI 1.4 Active link with 4 channels enabled. AC coupled RX and DC coupled TX. SW = R. $50\Omega$ to VDD. |      | 180     | 220  | mA    |
|                       |                  | HDMI 2.1/2.0/1.4 Active link with 4 channels enabled. AC coupled RX and AC coupled TX. $50\Omega$ to VDD. |      | 220     | 310  | mA    |
|                       | TX Short Circuit | TX common mode voltage drops below the short circuit detection threshold (SCB_VTH).                       |      | 1.7     | 5    | mA    |
|                       | Unplug           | HPD is Low for > THPD_UNPLUG                                                                              |      | 280     | 1500 | uA    |
| T <sub>VDD_Ramp</sub> |                  | Supply ramp up time required, 10 to 90%.                                                                  | 0.1  |         | 50   | ms    |





| Parameter | Test Conditions                 | Min. | Typ. (1) | Max. | Units |
|-----------|---------------------------------|------|----------|------|-------|
| $T_{POR}$ | Internal POR de-assertion delay |      |          | 5    | ms    |

#### Note:

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

## **LVCMOS Control Pin Characteristics**

| Symbol            | Description                         | <b>Test Conditions</b>          | Min.     | Тур.     | Max.     | Units |  |  |  |  |
|-------------------|-------------------------------------|---------------------------------|----------|----------|----------|-------|--|--|--|--|
| 2–STATE LVC       | 2–STATE LVCMOS INPUTS (N1SW[1:0])   |                                 |          |          |          |       |  |  |  |  |
| $V_{IH}$          | High-level input voltage            |                                 | 0.7*VDD  |          | VDD+0.3  | V     |  |  |  |  |
| $V_{\rm IL}$      | Low-level input voltage             |                                 |          |          | 0.30*VDD | V     |  |  |  |  |
| $I_{IH}$          | High-level input current            | $V_{IN} = 3.465V, VDD = 3.465V$ |          | 16       | 25       | μΑ    |  |  |  |  |
| $I_{\mathrm{IL}}$ | Low-level input current             | $V_{IN} = GND, VDD = 3.465V$    | -25      | -10      |          | μΑ    |  |  |  |  |
| 4-STATE LVC       | MOS INPUTS (EQLS, EQHS, SW, M       | MODE, FG)                       |          |          |          |       |  |  |  |  |
| $V_{IH}$          | DC input logic High, setting "H"    |                                 | 0.92*VDD | VDD      | VDD+0.3  | V     |  |  |  |  |
| $V_{ m IF}$       | DC input logic 2/3 VDD, setting "F" |                                 | 0.59*VDD | 0.67*VDD | 0.75*VDD | V     |  |  |  |  |
| V <sub>IR</sub>   | DC input logic 1/3 VDD, setting "R" |                                 | 0.25*VDD | 0.33*VDD | 0.41*VDD | V     |  |  |  |  |
| $V_{\rm IL}$      | DC input logic Low, setting "L"     |                                 |          | GND      | 0.08*VDD | V     |  |  |  |  |
| R <sub>ext</sub>  | External resistor for setting "R"   | Rext connects to GND            | 64       | 68       | 71       | kΩ    |  |  |  |  |
| $I_{IH}$          | High-level input current            | $V_{IN} = 3.465V, VDD = 3.465V$ |          | 16       | 21       | μΑ    |  |  |  |  |
| $I_{\mathrm{IL}}$ | Low-level input current             | $V_{IN} = GND, VDD = 3.465V$    | -41      | -32      |          | μΑ    |  |  |  |  |
| R <sub>PU</sub>   | Internal pull-up resistance         |                                 |          | 100      |          | kΩ    |  |  |  |  |
| R <sub>PD</sub>   | Internal pull-down resistance       |                                 |          | 200      |          | kΩ    |  |  |  |  |

## **HPD Characteristics**

| Symbol                  | Description                                                                                               | Test Conditions                                                            | Min. | Тур. | Max. | Units |
|-------------------------|-----------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------|------|------|------|-------|
| T <sub>HPD_UNPLUG</sub> | HPD de-bounce time before declaring Unplug. Enter Unplug if HPD is low after de-bounce time.              |                                                                            | 2    |      | 4    | ms    |
| T <sub>HPD_ACTIVE</sub> | HPD de-bounce time required for exiting Unplug to Active. Exit Unplug if HPD is high after debounce time. |                                                                            | 2    |      | 4    | ms    |
| V <sub>IH_SNK</sub>     | High level input voltage to HPD with external $100 \mathrm{K}\Omega$ resister is connected to HPD         | Test with external $100 \mathrm{K}\Omega$ resistor is connected to HPD pin | 2    |      | 5.5  | V     |

<sup>1.</sup> Typ values use VDD = 3.3V,  $T_A = 25$ °C.





| Symbol              | Description                                                                                      | Test Conditions                                                                                                                                          | Min. | Тур. | Max. | Units |
|---------------------|--------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|-------|
| V <sub>IL_SNK</sub> | Low level input voltage to HPD with external $100 \mathrm{K}\Omega$ resister is connected to HPD | Test with external $100 \mathrm{K}\Omega$ resistor is connected to HPD pin                                                                               | -0.3 |      | 0.8  | V     |
| I <sub>IH_SNK</sub> | High-level input current for HPD                                                                 | Device powered; $V_{IH\_SNK} = 3.6V$ ; Includes internal pull-down resistor                                                                              | 25   |      | 50   | μΑ    |
| $I_{\rm IL\_SNK}$   | Low-level input current for HPD                                                                  | $\label{eq:continuous_symmetric} \begin{split} & \text{Device powered; } V_{IL\_SNK} = 0V; \\ & \text{Includes internal pull-down resistor} \end{split}$ | -5   |      | 5    | μΑ    |
| R <sub>pdHPD</sub>  | HPD termination to GND                                                                           | VDD = 3.3V                                                                                                                                               |      | 100  |      | ΚΩ    |

## **Receiver AC/DC Characteristics**

Over operating free—air temperature range (unless otherwise noted)

| Symbol                   | Description                                                                         | <b>Test Conditions</b>                                                                                   | Min. | Typ.                     | Max. | Units |
|--------------------------|-------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|------|--------------------------|------|-------|
| VID <sub>(EYE)</sub>     | Input differential, High frequency eye height                                       | PRBS7 pattern                                                                                            | 50   |                          | 1200 | mVppd |
| VID_DAT <sub>(SW)</sub>  | Input differential voltage pk–pk<br>Swing for Data Channel                          |                                                                                                          | 800  |                          | 1200 | mVppd |
| VID_CLK <sub>(SW)</sub>  | Input differential voltage pk–pk<br>Swing for TMDS Clock                            |                                                                                                          | 400  |                          | 1200 | mVppd |
| V <sub>RX-CM</sub>       | Common–mode bias voltage for the receiver terminal.                                 | Any ReDriver settings                                                                                    | 2.5  |                          | VDD  | V     |
| $Z_{RX-DIFF}$            | Differential input impedance (DC)                                                   | Active state                                                                                             | 85   | 100                      | 115  | Ω     |
| Z <sub>RX-HIGH-IMP</sub> | Common-mode input impedance with termination disabled (DC)                          | Enable = 0V, measured from RX pins to VDD.                                                               | 50   |                          |      | kΩ    |
| D <sub>R_RX_DATA</sub>   | Data lanes data rate                                                                |                                                                                                          | 0.25 |                          | 12   | Gbps  |
| D <sub>R_RX_CLK</sub>    | Clock lanes data rate                                                               |                                                                                                          | 0.25 |                          | 12   | Gbps  |
| G <sub>TMDS14</sub>      | Peaking gain (Compensation at 1.7GHz, relative to 100MHz, 100mVppd sine wave input) | EQLS = L<br>EQLS = R<br>EQLS = F<br>EQLS = H<br>TX in AC/DC coupling mode,<br>$50\Omega/75\Omega$ to VDD |      | 1.5<br>2.7<br>3.7<br>5.6 |      | dB    |
|                          |                                                                                     | Variation around typical                                                                                 | -3   |                          | +3   |       |





| Symbol              | Description                                                                       | Test Conditions                                                                                                                                | Min. | Тур.                       | Max. | Units |
|---------------------|-----------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|------|----------------------------|------|-------|
| G <sub>TMDS20</sub> | Peaking gain (Compensation at 3GHz, relative to 100MHz, 100mVppd sine wave input) | EQLS = L<br>EQLS = R<br>EQLS = F<br>EQLS = H<br>TX in AC/DC coupling mode,<br>$50\Omega$ to VDD/ $100\Omega$ line2line. Pin<br>mode default FG |      | 2.2<br>3.8<br>5.5<br>8.3   |      | dВ    |
|                     |                                                                                   | Variation around typical                                                                                                                       | -3   |                            | +3   |       |
| $G_{\mathrm{FRL}}$  | Peaking gain (Compensation at 6GHz, relative to 100MHz, 100mVppd sine wave input) | EQHS = L<br>EQHS = R<br>EQHS = F<br>EQHS = H<br>TX in AC/DC coupling mode,<br>$50\Omega$ to VDD/ $100\Omega$ line2line. Pin<br>mode default FG |      | 5.6<br>7.7<br>10.4<br>12.7 |      | dB    |
|                     |                                                                                   | Variation around typical                                                                                                                       | -3   |                            | +3   |       |

## **Transmitter AC/DC Characteristics**

Over operating free-air temperature range (unless otherwise noted)

| Symbol                       | Description                                                               | Test Conditions                                                               | Min.                   | Тур.                      | Max.                   | Units |
|------------------------------|---------------------------------------------------------------------------|-------------------------------------------------------------------------------|------------------------|---------------------------|------------------------|-------|
| $Z_{\mathrm{TX-L2L}}$        | Differential line to line output impedance                                | Refer to mode tables                                                          | 255<br>85              | 300<br>100                | 345<br>115             | Ω     |
| $Z_{TX-SE}$                  | Single-Ended output impedance to VDD                                      | Refer to mode tables                                                          | 127.5<br>63.75<br>42.5 | 150<br>75<br>50           | 172.5<br>86.25<br>57.5 | Ω     |
| I <sub>TX-SC</sub>           | TX short circuit current                                                  | TX ± shorted to GND, maximum current supplied by device. Any DC coupled mode. |                        | 1                         | 10                     | uA    |
| FG                           | Flat gain at 100MHz. For both TX with AC/DC coupling.                     | FG = L<br>FG = R<br>FG = F<br>FG = H                                          |                        | -0.2<br>0.6<br>1.4<br>2.3 |                        | dB    |
|                              |                                                                           | Variation around typical                                                      | -3                     |                           | +3                     |       |
| V <sub>TMDS_OL_14</sub>      | Single-Ended Low Level voltage<br>range for HDMI 1.4                      | At TTP3; RX Data SW = $800-1200$ mVppd, SW pin = L; TX $50\Omega$ to VDD.     | VDD<br>-600            |                           | VDD<br>-400            | mV    |
| V <sub>TMDS_DAT_</sub> OL_20 | Single-Ended Low Level voltage<br>range for TMDS Data channels<br>0, 1, 2 | At TTP3; RX Data SW = 800-1200mVppd                                           | VDD<br>-1000           |                           | VDD<br>-400            | mV    |
| V <sub>TMDS_CLK_</sub> OL_20 | Single-Ended Low Level voltage range for TMDS Clock channels              | At TTP3; RX CLK SW = 400-1200mVppd                                            | VDD<br>-1000           |                           | VDD<br>-200            | mV    |



| Symbol                              | Description                                                                    | Test Conditions                                                                                                                              | Min.        | Тур. | Max.        | Units |
|-------------------------------------|--------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|-------------|------|-------------|-------|
| V <sub>TMDS_DAT_</sub><br>sw        | Single-Ended Swing Voltage:<br>TMDS Data Channel 0, 1, 2                       | At TTP3; RX Data SW = $800-1200$ mVppd, SW pin = L; TX $50\Omega$ to VDD.                                                                    | 0.4         |      | 0.6         | Vpp   |
| V <sub>TMDS_CLK_</sub><br>sw        | Single-Ended Swing Voltage:<br>TMDS Clock Channel                              | At TTP3; RX CLK SW = $400-1200$ mVppd, SW pin = L; TX $50\Omega$ to VDD.                                                                     | 0.2         |      | 0.6         | Vpp   |
| V <sub>FRL_CM</sub>                 | DC Common Mode Voltage range for FRL channels                                  | At TTP3; RX CLK SW=<br>400-1200mVppd                                                                                                         | VDD<br>-800 |      | VDD<br>+30  | mV    |
| V <sub>FRL_SW</sub>                 | Differential Ended Swing Voltage:<br>FRL Channel                               | At TTP3; RX Data SW = 400-1200mVppd                                                                                                          | 0.4         |      | 1.2         | Vppd  |
| V <sub>FRL_TX</sub> _<br>-1B_100MHz | Differential transmitter output -1dB compression point @100MHz.                |                                                                                                                                              |             | 930  |             | mVppd |
| V <sub>FRL_TX</sub> _<br>-1B_6GHz   | Differential transmitter output -1dB compression point @6GHz.                  |                                                                                                                                              |             | 910  |             | mVppd |
| V <sub>CM_L_X_pp</sub>              | AC common mode noise (Peak to peak)                                            | FRL modes, PRBS2 <sup>7</sup> signal.<br>VCM_L_X_pp = (Dp + Dn)/2                                                                            |             |      | 150         | mVpp  |
| V <sub>TX-Idle-Diff-</sub><br>AC-pp | Idle mode AC common mode<br>delta voltage VTX-D+-VTX-D-                        | Between Tx+ and Tx- in idle<br>mode. Use the HPF to remove<br>DC components. =1/LPF. No AC<br>and DC signals are applied to Rx<br>terminals  |             |      | 10          | mV    |
| V <sub>TX-Idle-Diff-</sub><br>DC    | Idle mode DC common mode<br>delta voltage VTX-D+-VTX-D-                        | Between Tx+ and Tx- in idle<br>mode. Use the LPF to remove<br>DC components. =1/HPF. No AC<br>and DC signals are applied to Rx<br>terminals. |             |      | 15          | mV    |
| $V_{\mathrm{OFF}}$                  | Single-ended standby (off) output voltage                                      | VDD = 0V, Power supply of far<br>end receiver AVCC = 3.3V                                                                                    | AVCC<br>-10 |      | AVCC<br>+10 | mV    |
| t <sub>RF-CLK-14</sub>              | Transition time (rise and fall time) for clock lane when operating at HDMI1.4  | At TTP4; 20% to 80%; Clock Frequency = 300MHz                                                                                                | 75          |      |             | ps    |
| t <sub>RF-CLK-20</sub>              | Transition time (rise and fall time) for clock lane when operating at HDMI 2.0 | At TTP4; 20% to 80%; Clock Frequency = 150MHz                                                                                                | 75          |      |             | ps    |
| t <sub>RF-DAT_14</sub>              | Transition time (rise and fall time) for data lanes when operating at HDMI 1.4 | At TTP4; 20% to 80%; DR = 3Gbps; PRBS7 pattern; Clock Frequency = 300MHz                                                                     | 75          |      |             | ps    |
| t <sub>RF-DAT_20</sub>              | Transition time (rise and fall time) for data lanes when operating at HDMI 2.0 | At TTP4; 20% to 80%; DR =<br>6Gbps; PRBS7 pattern; Clock<br>Frequency = 150MHz                                                               | 42.5        |      |             | ps    |
| t <sub>RF_FRL</sub>                 | Transition time (rise and fall time) for FRL                                   | At TTP4; 20% to 80%; DR = 12Gbps; PRBS7 pattern                                                                                              | 22.5        |      |             | ps    |





| Symbol                          | Description                                        | Test Co                                                      | Min.                                                                      | Typ.                                               | Max. | Units |       |  |
|---------------------------------|----------------------------------------------------|--------------------------------------------------------------|---------------------------------------------------------------------------|----------------------------------------------------|------|-------|-------|--|
| $t_{ m RF-MM}$                  | Output rise, fall time mismatch                    | measured 1 inch                                              | fferential voltage<br>from the output<br>and fall time set-<br>lt, FG = R |                                                    | 5    |       | ps    |  |
| t <sub>diff</sub> –LH, tdiff–HL | Differential propagation delay                     | EQ = default, FG fault, Fastest rise                         |                                                                           |                                                    | 130  |       | ps    |  |
| $\mathrm{T_{sk1}}$              | Intra-pair output skew (within lane)               | EQ = default, FC = default, Fastes time.                     |                                                                           |                                                    |      | 0.15  | Tbit  |  |
| $\mathrm{T_{sk2}}$              | Inter–pair output skew (lane to lane)              | EQ = default, FC = default, Fastes time.                     |                                                                           |                                                    |      | 0.2   | Tbit  |  |
| T <sub>TMDS14_CLK_</sub>        | HDMI 1.4 TMDS Clock pk-pk total jitter             | TTP4 TMDS Di                                                 |                                                                           |                                                    |      | 0.3   | Tbit  |  |
| T <sub>TMDS20_CLK_</sub>        | HDMI 2.0 TMDS Clock pk-pk<br>total jitter          | TTP4_EQ TMD clock jitter. For I                              |                                                                           |                                                    |      | 0.3   | Tbit  |  |
| T <sub>TMDS14_DAT_</sub><br>EW  | HDMI 1.4 TMDS Data eye width                       |                                                              | TTP4 TMDS Differential eye<br>Width. For HDMI 1.4                         |                                                    |      |       | Tbit  |  |
|                                 | HDMI 1.4 TMDS Data eye height vs DataRate          | TTP4 TMDS<br>Differential eye<br>opening For                 | 0.25UI                                                                    | 0                                                  |      |       | mV    |  |
|                                 |                                                    |                                                              | 0.35 to 0.65UI                                                            | -75                                                |      | 75    |       |  |
| ЕН                              | VS DataKate                                        | HDMI 1.4                                                     | 0.75UI                                                                    | 0                                                  |      |       |       |  |
|                                 |                                                    | TTP4_EQ                                                      | 3.4< Rbit ≤3.712                                                          | 0.6                                                |      |       |       |  |
| T <sub>TMDS20_</sub> dat_<br>ew | HDMI 2.0 TMDS Data eye width vs DataRate (Rbit)    | TMDS Dif-<br>ferential eye<br>Width. For                     | 3.712< Rbit <5.94                                                         | -0.0332Rbit <sup>2</sup><br>+0.2312Rbit<br>+0.1998 |      |       | Tbit  |  |
|                                 |                                                    | HDMI 1.4                                                     | 5.94≤ Rbit ≤6.0                                                           | 0.4                                                |      |       |       |  |
|                                 |                                                    |                                                              | 3.4< Rbit ≤3.712                                                          | 335                                                |      |       |       |  |
| T <sub>TMDS20_</sub> DAT_<br>EH | HDMI 2.0 TMDS Data eye height at 0.5UI vs DataRate | TTP4_EQ<br>TMDS Differ-<br>ential eye height<br>for HDMI 2.0 | 3.712< Rbit <5.94                                                         | -19.66Rbit <sup>2</sup><br>+106.74Rbi<br>+209.58   |      |       | mVppd |  |
|                                 |                                                    | 101 111/1/11 2.0                                             | 5.94≤ Rbit ≤6.0                                                           | 150                                                |      |       | =     |  |
|                                 |                                                    |                                                              | 3Gbps                                                                     | 0.5                                                |      |       |       |  |
|                                 |                                                    | TTP4 EQ FRL                                                  | 6Gbps                                                                     | 0.4                                                |      |       | Tbit  |  |
| $T_{FRL\_EW}$                   | FRL Data eye width vs Datarate                     | Differential eye                                             | 8Gbps                                                                     | 0.385                                              |      |       |       |  |
| TRL_EW                          |                                                    | height                                                       | 10Gbps                                                                    | 0.37                                               |      |       |       |  |
|                                 |                                                    |                                                              | 12Gbps                                                                    | 0.35                                               |      |       |       |  |





| Symbol                 | Description                      | Test Co                          | onditions | Min. | Typ. | Max. | Units |
|------------------------|----------------------------------|----------------------------------|-----------|------|------|------|-------|
| $T_{\mathrm{FRL\_EH}}$ |                                  |                                  | 3Gbps     | 150  |      |      |       |
|                        |                                  | TTP4_EQ FRL                      | 6Gbps     | 150  |      |      | mVppd |
|                        | , 0                              |                                  | 8Gbps     | 135  |      |      |       |
|                        |                                  |                                  | 10Gbps    | 120  |      |      |       |
|                        |                                  |                                  | 12Gbps    | 100  |      |      |       |
| X <sub>TALKDIFF</sub>  | Differential near-end cross talk | Adjacent channel Channel gain is |           |      | -38  |      | dB    |
| R <sub>LDIFF11</sub>   | Differential return loss, SDD11  | F ≤ 6GHz                         |           |      | -12  |      | dB    |
| R <sub>LDIFF22</sub>   | Differential return loss, SDD22  | F ≤ 6GHz                         |           |      | -8   |      | dB    |





- 1. The FR4 trace between TTP1 and TTP2 is designed to emulate 1-12" of FR4, AC-coupling cap, connector and another 2" of FR4.
- Trace width 4mils.  $100\Omega$  differential impedance. 2. All Jitter is measured at a BER of  $10^9$ . HDMI 2.1 jitter measured at BER  $10^{-10}$ .
- 3. Residual jitter reflects the total jitter measured at TTP4 minus the jitter measured at TTP.
- 4. AVCC = 3.3V.
- 5. RT = 50Ω.
- 6. For HDMI 1.4 or 2.0, the input signal from parallel Bert does not have any pre-emphasis or de-emphasis. For HDMI 2.1 FRL, the input signal from BERT will have 2.18dB pre-shoot and -3.1dB de-emphasis. Refer to Recommended Operating Conditions.

Figure 3. HDMI Output Jitter Measurement Setup





## **Application Schematic**







## **Layout Design Guideline**

As transmission data rate increases rapidly, any flaws and/or mis-matches on PCB layout are amplified in terms of signal integrity. Layout guideline for high-speed transmission is highlighted in this application note.

#### Power and GROUND

To provide a clean power supply for Diodes high-speed device, few recommendations are listed below:

- Power (VCC) and ground (GND) pins should be connected to corresponding power planes of the printed circuit board directly without passing through any resistor.
- The thickness of the PCB dielectric layer should be minimized such that the VCC and GND planes create low inductance paths.
- One low-ESR 0.1uF decoupling capacitor should be mounted at each VCC pin. Capacitors of smaller body size, i.e. 0402 package, is more preferable as the insertion loss is lower. The capacitor should be placed next to the VCC pin.
- One capacitor with capacitance of 4.7uF should be incorporated in the power supply decoupling design as well. It can be either tantalum or an ultra-low ESR ceramic.
- A ferrite bead (optional) for isolating the power supply for Diodes high-speed device from the power supplies for other parts on the printed circuit board should be implemented.
- Several thermal ground vias must be required on the thermal pad. 25-mil or less pad size and 14-mil or less finished hole are recommended.



Figure 4. Decoupling Capacitor Placement Diagram



#### **High-speed Signal Routing**

Well-designed layout is essential to prevent signal reflection:

- For  $100\Omega$  differential impedance, width-spacing-width micro-strip of 5-7-5 mils is recommended.
- Differential impedance tolerance is targeted at  $\pm 15\%$ .



Figure 5. Trace Width and Clearance of Micro-strip and Strip-line

• For micro-strip, using 1/2oz Cu is fine. For strip-line in 6+ PCB layers, 1oz Cu is more preferable.



Figure 6. 4-Layer PCB Stack-up Example







Figure 7. 6-Layer PCB Stack-up Example

• Ground referencing is highly recommended. If unavoidable, stitching capacitors of 0.1uF should be placed when reference plane is changed.



Figure 8. Stitching Capacitor Placement

- To keep the reference unchanged, stitching vias must be used when changing layers.
- Differential pair should maintain symmetrical routing whenever possible. The intra-pair skew of micro-strip should be less than 5 mils.





Figure 9. Layout Guidance of Matched Differential Pair

- For minimal cross-talk, inter-pair spacing between two differential micro-strip pairs should be at least 20 mils or 4 times the dielectric thickness of the PCB.
- Wider trace width of each differential pair is recommended in order to minimize the loss, especially for long routing. More consistent PCB impedance can be achieved by a PCB vendor if trace is wider.
- Differential signals should be routed away from noise sources and other switching signals on the printed circuit board.
- To minimize signal loss and jitter, tight bend is not recommended. All angles α should be at least 135 degrees. The inner air gap A should be at least 4 times the dielectric thickness of the PCB.



Figure 10. Layout Guidance of Bends

Stub creation should be avoided when placing shunt components on a differential pair.



Figure 11. Layout Guidance of Shunt Component





• Placement of series components on a differential pair should be symmetrical.



Figure 12. Layout Guidance of Series Component

• Stitching via or test points must be used sparingly and placed symmetrically on a differential pair.



Figure 13. Layout Guidance of Stitching Via





## **Part Marking Information**



## **Part Marking**

 $\begin{array}{c} \text{PI3HDX} \\ \text{12311XEAE} \\ \text{ZYYWWX} \overline{\text{X}} \end{array}$ 

Z: Die Rev YY: Date Code (Year) WW: Date Code (Workweek) 1st X: Assembly Code 2nd X: Fab Code Bar above 2nd "X" means Cu wire





## **Packaging Mechanical**

## 32-X1QFN (XEA)



| SYMBOLS    | MIN. | NOM.    | MAX. |
|------------|------|---------|------|
| Α          | 0.40 | 0.45    | 0.50 |
| A1         | 0.00 | 0.02    | 0.05 |
| <b>A</b> 3 | 0.   | 127 REF |      |
| b          | 0.15 | 0.20    | 0.25 |
| D          | 2.75 | 2.85    | 2.95 |
| Е          | 4.40 | 4.50    | 4.60 |
| е          | 0    | .40 BSC |      |
| L          | 0.20 | 0.25    | 0.30 |
| D2         | 1.70 | 1.75    | 1.80 |
| E2         | 3.35 | 3.40    | 3.45 |

# 0 5 BOTTOM VIEW △\$

| DIODES.           | PERICOM L'ANDELLES ENABLINGSERIAL CONSECTIVITY | DATE: 01/14/22 |
|-------------------|------------------------------------------------|----------------|
| DESCRIPTION: 32-0 | contact, X1-QFN2845-32                         |                |
| PACKAGE CODE: 3   | (EA (XEA32)                                    |                |
| DOCUMENT CONTR    | OL #: PD-2259                                  | REVISION: B    |

RECOMMENDED LAND PATTERN

- 1. ALL DIMENSIONS ARE IN mm. ANGLES IN DEGREES
  2. COPLANARITY APPLIES TO THE EXPOSED THERMAL PAD AS WELL AS THE TERMINALS
  3. REFER JEDEC MO-288
  4. RECOMMENDED LAND PATTERN IS FOR REFERENCE ONLY
  5. THERMAL PAD SOLDERING AREA (MESH STENCIL DESIGN IS RECOMMENDED)

22-1546

#### For latest package info.

please check: http://www.diodes.com/design/support/packaging/pericom-packaging/packaging-mechanicals-and-thermal-characteristics/





## **Plastic IC Package Information**

|           | Tape & Reel  |                      |                       |                       |                 |                                    |                    |                                         |                    |                    |  |  |
|-----------|--------------|----------------------|-----------------------|-----------------------|-----------------|------------------------------------|--------------------|-----------------------------------------|--------------------|--------------------|--|--|
| PKG. CODE | PKG.<br>TYPE | REEL DIAMETER (inch) | TAPE<br>WIDTH<br>(mm) | TAPE<br>PITCH<br>(mm) | PIN 1 LOCATION  | TAPE TRAILER LENGTH (Min# Pockets) | QTY<br>PER<br>REEL | TAPE LEADER<br>LENGTH (Min#<br>Pockets) | QTY<br>PER<br>TUBE | QTY<br>PER<br>TRAY |  |  |
| XEA32     | X1QFN-32     | 13"                  | 12                    | 8                     | Top Left Corner | 39 (12")                           | 3500               | 64 (20")                                | N/A                | N/A                |  |  |

#### Tape & Reel Materials and Design

#### **Carrier Tape**

The Pocketed Carrier Tape is made of Conductive Polystyrene plus Carbon material (or equivalent). The surface resistivity is 106Ohm/sq. maximum. Pocket tapes are designed so that the component remains in position for automatic handling after cover tape is removed. Each pocket has a hole in the center for automated sensing if the pocket is occupied or not, thus facilitating device removal. Sprocket holes along the edge of the center tape enable direct feeding into automated board assembly equipment. See Figures C and D for carrier tape dimensions.

#### **Cover Tape**

Cover tape is made of Anti-static Transparent Polyester film. The surface resistivity is 107Ohm/Sq. Minimum to 1011Ohm sq. maximum. The cover tape is heat-sealed to the edges of the carrier tape to encase the devices in the pockets. The force to peel back the cover tape from the carrier tape shall be a MEAN value of 20 to 80gm (2N to 0.8N).

#### Reel

The device loading orientation is in compliance with EIA-481, current version (Figure B). The loaded carrier tape is wound onto either a 13-inch reel, (Figure D) or 7-inch reel. The reel is made of Antistatic High-Impact Polystyrene. The surface resistivity 107Ohm/sq. minimum to 1011Ohm/sq. max.



Figure A. Tape & Reel Label Information



Figure B. Tape Leader and Trailer Pin 1 Orientations







Figure C. Standard Embossed Carrier Tape Dimensions

## **Tape & Reel Dimensions**

#### **Constant Dimensions**

| Constant D | IIIICIISIOIIS  |                      |                |                |                |       |                      |         |                      |
|------------|----------------|----------------------|----------------|----------------|----------------|-------|----------------------|---------|----------------------|
| TAPE SIZE  | $\mathbf{D_0}$ | D <sub>1</sub> (Min) | E <sub>1</sub> | P <sub>0</sub> | P <sub>2</sub> | R (2) | S <sub>1</sub> (Min) | T (Max) | T <sub>1</sub> (Max) |
| 8mm        |                | 1.0                  |                |                | 201005         | 25    |                      |         |                      |
| 12mm       |                |                      |                |                | $2.0 \pm 0.05$ |       | 0.6                  |         |                      |
| 16mm       | 15.0100        | 1.5                  | 1.75   0.1     | 4.0 ± 0.1      |                | 30    | 0.6                  | 0.6     | 0.1                  |
| 24mm       | 1.5 +0.1-0.0   |                      | $1.75 \pm 0.1$ | 4.0 ± 0.1      | $2.0 \pm 0.1$  |       |                      | 0.6     | 0.1                  |
| 32mm       |                | 2.0                  |                |                |                | 50    | N/A <sup>(3)</sup>   |         |                      |
| 44mm       |                | 2.0                  |                |                | $2.0 \pm 0.15$ | 50    | N/A                  |         |                      |

#### **Variable Dimensions**

| TAPE SIZE | P <sub>1</sub>                                         | B <sub>1</sub> (Max) | E <sub>2</sub> (Min) | F               | So                 | T <sub>2</sub> (Max) | W (Max) | A <sub>0</sub> , B <sub>0</sub> &K <sub>0</sub> |
|-----------|--------------------------------------------------------|----------------------|----------------------|-----------------|--------------------|----------------------|---------|-------------------------------------------------|
| 8mm       | Specific per package type.                             | 4.35                 | 6.25                 | $3.5\pm0.05$    |                    | 2.5                  | 8.3     |                                                 |
| 12mm      | Refer to FR-0221 (Tape                                 |                      | 10.25                | $5.5 \pm 0.05$  | N/A <sup>(4)</sup> | 6.5                  | 12.3    |                                                 |
| 16mm      | and Reel Packing Informa-                              | 12.1                 | 14.25                | $7.5 \pm 0.1$   | N/A                | 8.0                  | 16.3    | 0 27 . 1                                        |
| 24mm      | tion) or visit www.diodes.<br>com/assets/MediaList-At- | 20.1                 | 22.25                | $11.5 \pm 0.1$  |                    | 12.0                 | 24.3    | See Note 1                                      |
| 32mm      | tachments/Diodes-Tape-                                 | 23.0                 | N/A                  | $14.2\pm0.1$    | $28.4 \pm 0.1$     | 12.0                 | 32.3    |                                                 |
| 44mm      | Reel-Tube.pdf                                          | 35.0                 | N/A                  | $20.2 \pm 0.15$ | $40.4 \pm 0.1$     | 16.0                 | 44.3    |                                                 |

#### NOTES:

- 1. A<sub>0</sub>, B<sub>0</sub>, and K<sub>0</sub> are determined by component size. The cavity must restrict lateral movement of component to 0.5mm maximum for 8mm and 12mm wide tape and to 1.0mm maximum for 16,24,32, and 44mm wide carrier. The maximum component rotation within the cavity must be limited to 200 maximum for 8 and 12 mm carrier tapes and 100 maximum for 16 through 44mm.
- 2. Tape and components will pass around reel with radius "R" without damage.
- 3.  $S_1$  does not apply to carrier width  $\geq$ 32mm because carrier has sprocket holes on both sides of carrier where  $D_0 \geq S_1$ .
- 4. S<sub>0</sub> does not exist for carrier ≤32mm because carrier does not have sprocket hole on both side of carrier.







Figure D. Reel Dimensions

#### **Reel Dimensions By Tape Size**

| rteer Dimen | istons by rup  | o Size        |                   |                      |                                    |         |                   |         |
|-------------|----------------|---------------|-------------------|----------------------|------------------------------------|---------|-------------------|---------|
| TAPE SIZE   | A              | N (Min) (1)   | $\mathbf{W}_{1}$  | W <sub>2</sub> (Max) | W <sub>3</sub>                     | B (Min) | C                 | D (Min) |
| 8mm         | 178 ± 2.0mm or | 60 ± 2.0mm or | 8.4 +1.5/-0.0 mm  | 14.4 mm              |                                    |         |                   |         |
| 12mm        | 330 ± 2.0mm    | 100 ± 2.0mm   | 12.4 +2.0/-0.0 mm | 18.4 mm              |                                    |         |                   |         |
| 16mm        |                |               | 16.4 +2.0/-0.0 mm | 22.4 mm              | Shall Accommodate                  | 1.5     | 120.05/02         | 20.2    |
| 24mm        | 220 . 2 0      | 100 . 20      | 24.4 +2.0/-0.0 mm | 30.4 mm              | Tape Width Without<br>Interference | 1.5mm   | 13.0 +0.5/-0.2 mm | 20.2mm  |
| 32mm        | 330 ± 2.0mm    | 100 ± 2.0mm   | 32.4 +2.0/-0.0 mm | 38.4 mm              |                                    |         |                   |         |
| 44mm        |                |               | 44.4 +2.0/-0.0 mm | 50.4 mm              |                                    |         |                   |         |

#### NOTE:

<sup>1.</sup> If reel diameter A=178 ±2.0mm, then the corresponding hub diameter (N(min) will by 60 ±2.0mm. If reel diameter A=330±2.0mm, then the corresponding hub diameter (N(min)) will by 100±2.0mm.





#### **IMPORTANT NOTICE**

- 1. DIODES INCORPORATED (Diodes) AND ITS SUBSIDIARIES MAKE NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARDS TO ANY INFORMATION CONTAINED IN THIS DOCUMENT, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION).
- 2. The Information contained herein is for informational purpose only and is provided only to illustrate the operation of Diodes' products described herein and application examples. Diodes does not assume any liability arising out of the application or use of this document or any product described herein. This document is intended for skilled and technically trained engineering customers and users who design with Diodes' products Diodes' products may be used to facilitate safety-related applications; however, in all instances customers and users are responsible for (a) selecting the appropriate Diodes products for their applications, (b) evaluating the suitability of Diodes' products for their intended applications, (c) ensuring their applications, which incorporate Diodes' products, comply the applicable legal and regulatory requirements as well as safety and functional-safety related standards, and (d) ensuring they design with appropriate safeguards (including testing, validation, quality control techniques, redundancy, malfunction prevention, and appropriate treatment for aging degradation) to minimize the risks associated with their applications.
- 3. Diodes assumes no liability for any application-related information, support, assistance or feedback that may be provided by Diodes from time to time. Any customer or user of this document or products described herein will assume all risks and liabilities associated with such use, and will hold Diodes and all companies whose products are represented herein or on Diodes' websites, harmless against all damages and liabilities.
- 4. Products described herein may be covered by one or more United States, international or foreign patents and pending patent applications. Product names and markings noted herein may also be covered by one or more United States, international or foreign trademarks and trademark applications. Diodes does not convey any license under any of its intellectual property rights or the rights of any third parties (including third parties whose products and services may be described in this document or on Diodes' website) under this document.
- 5. Diodes' products are provided subject to Diodes' Standard Terms and Conditions of Sale (<a href="https://www.diodes.com/about/company/terms-and-conditions-of-sales/">https://www.diodes.com/about/company/terms-and-conditions-of-sales/</a>) or other applicable terms. This document does not alter or expand the applicable warranties provided by Diodes. Diodes does not warrant or accept any liability whatsoever in respect of any products purchased through unauthorized sales channel.
- 6. Diodes' products and technology may not be used for or incorporated into any products or systems whose manufacture, use or sale is prohibited under any applicable laws and regulations. Should customers or users use Diodes' products in contravention of any applicable laws or regulations, or for any unintended or unauthorized application, customers and users will (a) be solely responsible for any damages, losses or penalties arising in connection therewith or as a result thereof, and (b) indemnify and hold Diodes and its representatives and agents harmless against any and all claims, damages, expenses, and attorney fees arising out of, directly or indirectly, any claim relating to any noncompliance with the applicable laws and regulations, as well as any unintended or unauthorized application.
- 7. While efforts have been made to ensure the information contained in this document is accurate, complete and current, it may contain technical inaccuracies, omissions and typographical errors. Diodes does not warrant that information contained in this document is error-free and Diodes is under no obligation to update or otherwise correct this information. Notwithstanding the foregoing, Diodes reserves the right to make modifications, enhancements, improvements, corrections or other changes without further notice to this document and any product described herein. This document is written in English but may be translated into multiple languages for reference. Only the English version of this document is the final and determinative format released by Diodes.
- 8. Any unauthorized copying, modification, distribution, transmission, display or other use of this document (or any portion hereof) is prohibited. Diodes assumes no responsibility for any losses incurred by the customers or users or any third parties arising from any such unauthorized use.
- 9. This Notice may be periodically updated with the most recent version available at <a href="https://www.diodes.com/about/company/terms-and-conditions/important-notice">https://www.diodes.com/about/company/terms-and-conditions/important-notice</a>

The Diodes logo is a registered trademark of Diodes Incorporated in the United States and other countries. All other trademarks are the property of their respective owners.

© 2025 Diodes Incorporated. All Rights Reserved.

www.diodes.com

## **Mouser Electronics**

**Authorized Distributor** 

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

**Diodes Incorporated:** 

PI3HDX12311XEAEX