

# **Description**

The ATA650X is a CAN FD System Basis Chip (SBC) with a fully integrated high-speed CAN FD transceiver that interfaces a Controller Area Network (CAN) protocol controller and the physical two-wire CAN bus and a low-drop voltage regulator (5V/150 mA). The transceiver is designed for high-speed Classical CAN and CAN FD (up to 8 Mbit/s) applications in the automotive industry, providing differential transmit and receive capability to (a microcontroller with) a CAN protocol controller. The combination of voltage regulator and CAN FD transceiver makes it possible to develop simple but powerful nodes in CAN bus systems.

The various operating modes along with the dedicated fail-safe features make the ATA650X SBC an excellent choice for all types of Classical CAN and CAN FD networks.

Microchip's SBC is available in very small, space-saving packages with wettable flanks for automated optical inspection capability.

# **Features**

### **CAN FD Transceiver**

- CAN FD Transceiver Fully Compliant to ISO 11898-2:2024 and SAE J2284-1 to SAE J2284-5
- Highly Symmetrical Transmitter
- Communication Speed up to 8 Mbit/s
- Autonomous Bus Biasing According to ISO 11898‑2:2024
- Very Low Sleep Current Consumption (typical 15 μA)
- Differential Receiver with Wide Common-Mode Range
- Functional Behavior Predictable Under All Supply Conditions
- VIO Input Allows for Direct Interfacing with 1.8V, 3.3V and 5V Microcontrollers
- Transceiver Disengages from the Bus when not powered
- RXD Recessive Clamping Detection
- Transmit Data (TXD) Dominant Time-Out Function
- Receive Only Mode for Node Diagnostics and Fault Confinement
- CANH/CANL Short Circuit and Overtemperature Protection
- High Electrostatic Discharge (ESD) Handling Protection on the Bus Pins
- Bus Pins Protected Against Transients in Automotive Environments
- Undervoltage Detection on VCC Pin with Open Drain Reset Output (NRES Pin, 4 ms Reset Time)
- Undervoltage Detection on VIO Pin
- INH Output to Control an External Load, e.g., Voltage Regulator
- High-Voltage WAKE Input Pin
- Remote Wake-Up Capability through CAN Bus (Wake-Up Pattern (WUP) According to ISO 11898-2:2024)
- Wake-Up Source Recognition
- CAN FD Transceiver Fully Compliant to SAE J2962-2

• ESD according to IEC 62228-3, following IEC61000-4-2: (330Ω/150 pF) - Pins CANH, CANL, VS, WAKE ± 6 kV

## **Voltage Regulator**

- Integrated 5V, 150 mA Low Dropout Voltage Regulator
	- ± 2% Accuracy
	- Current limitation above 150 mA
	- Max RDSON of output transistor 5Ω
	- Short-Circuit protection
	- Undervoltage detection
	- Overvoltage protection
	- Overtemperature protection

## **Functional Safety Support**

- ISO 26262:2018 Functional Safety Ready up to ASIL B
- IEC 61508:2010 Functional Safety Ready up to SIL 2

## **Automotive Qualification**

- Fulfills the OEM Hardware Requirements for CAN in Automotive Applications, Rev. 1.3
- AEC Q100 Qualified
- Ambient Temperature Grade 0:
	- $-$  T<sub>amb</sub> = -40 $^{\circ}$ C to +150 $^{\circ}$ C
- Available Packages: VDFN8, VDFN10 and VDFN14 with Wettable Flanks (Moisture Sensitivity Level 1)

# **Applications**

- Body Electronics and Lighting
- Automotive Infotainment
- Powertrain Systems
- Advanced Driver Assistance Systems (ADAS)
- Photovoltaic
- E-bike



# <span id="page-2-0"></span>**1. Typical Application**



**Figure 1-1.** Typical Application Circuit ATA6500/ATA6501, 1.8V/3.3V MCU

**Note:** The exposed thermal pad must always be connected to GND.

**Figure 1-2.** Typical Application Circuit ATA6500/ATA6501, 5V MCU



**Note:** The exposed thermal pad must always be connected to GND.





**Figure 1-3.** Typical Application Circuit ATA6502/ATA6503, 1.8V/3.3V MCU

**Note:** The exposed thermal pad must always be connected to GND.

**Figure 1-4.** Typical Application Circuit ATA6502/ATA6503, 5V MCU



**Note:** The exposed thermal pad must always be connected to GND.





**Figure 1-5.** Typical Application Circuit ATA6504/ATA6505, 1.8V/3.3V MCU

**Note:** The exposed thermal pad must always be connected to GND.

**Figure 1-6.** Typical Application Circuit ATA6504/ATA6505, 5V MCU





# **2. Product Family**

The device names, features, and package types are listed in the following table. All devices integrate a high-speed CAN FD transceiver and a low-dropout voltage regulator (5V/150 mA).







# **3. Block Diagram**

**Figure 3-1.** Simplified Block Diagram



## **Notes:**

- 1. High-Speed Comparator.
- 2. Wake-Up Comparator.
- 3. 10-pin and 14-pin packages.
- 4. 14-pin package.



# **4. Pin Configuration**



**Figure 4-1.** Pin Configuration ATA6500 and ATA6501 (VDFN8)

#### **Table 4-1.** Pin Description VDFN8



#### **Figure 4-2.** Pin Configuration ATA6502 and ATA6503 (VDFN10)



#### **Table 4-2.** Pin Description VDFN10





**Figure 4-3.** Pin Configuration ATA6504 and ATA6505 (VDFN14)

| $-14$<br><b>TXD</b><br>$1$ :<br>EN                                |  |
|-------------------------------------------------------------------|--|
| 13<br><b>GND</b><br>2:<br>CANH                                    |  |
| $-12$<br><b>VCC</b><br>$3^{\circ}$<br>CANL                        |  |
| VDFN14<br>$-11$<br>$4^{\circ}$<br><b>RXD</b><br>n.c.<br>3 x 4.5mm |  |
| 10<br>VS<br>5 <sup>1</sup><br><b>VIO</b>                          |  |
| $\overline{9}$<br>$6 -$<br><b>NRES</b><br><b>WAKE</b>             |  |
| $\overline{7}$<br>INH<br>: 8<br>n.c.                              |  |

#### **Table 4-3.** Pin Description VDFN14



# **4.1 Battery Supply Voltage Pin (VS)**

This is the power supply pin. This pin is usually connected to the battery through a serial diode for reverse battery protection. This pin sustains standard automotive conditions, such as 40V during load dump. An undervoltage detection circuit is implemented to avoid a malfunction or false bus messages. After switching ON the VS pin, the IC starts in Reset mode, the VCC voltage regulator and the INH output (only ATA6504/5) are switched ON; after the VCC voltage is settled, the device switches into Standby mode.

# **4.2 Ground Pin (GND)**

The device does not affect the CAN bus in the event of a GND disconnection.

# **4.3 Voltage Regulator Output Pin (VCC)**

The 5V voltage regulator is capable of driving loads up to 150 mA: supplying the CAN FD transceiver, the microcontroller (only for 5V μCs), and other ICs/loads on the PCB. It is protected against overload by means of current limitation and overtemperature shutdown. The output voltage is continuously monitored while the regulator is ON. Furthermore, when a VCC overvoltage condition is detected, the regulator switches OFF automatically. If the VCC voltage drops below a defined threshold V<sub>VCC\_th\_UV\_DOWN</sub>, the NRES output pin is asserted (only ATA6502/3/4/5) and the device enters Reset mode.



# **4.4 Supply Pin for I/O Level Adapter (VIO)**

This is the supply pin for the digital input/output pins. This pin should be connected to the microcontroller's supply voltage to adjust the signal levels of pins TXD and RXD to the I/O levels of the microcontroller. The device monitors the VIO pin for undervoltage.

The ATA650X device is available in two VIO variants:

- ATA6501/3/5: VIO undervoltage threshold for 3.3V and 5V  $\mu$ C (V<sub>VIO-UV</sub>)
- ATA6500/2/4: VIO undervoltage threshold for 1.8V and 5V  $\mu$ C (V<sub>VIO-UV</sub>)

For a 5V microcontroller, the VIO pin should be connected to the VCC pin and the VCC voltage is the supply for the CAN FD Transceiver and for the microcontroller.

# **4.5 CAN Bus Pins (CANH and CANL)**

The CANL pin is a low-side driver to GND, and the CANH pin is a high-side driver to VCC. In Normal mode and if TXD is high, the CANH and CANL drivers are OFF, and the voltage at CANH and CANL is  $V_{VCC}/2$ , approximately 2.5V, provided by the internal bus biasing circuitry. This state is called recessive.

When TXD is low, CANL is pulled towards GND and CANH towards VCC, creating a differential voltage on the CAN bus. This state is called dominant.

In Standby and Sleep mode, the CANH and CANL drivers are OFF. If the device is in OFF mode, CANH and CANL are highly resistive with extremely low leakage current to GND, making the device ideally passive.

The CANH and CANL pins have integrated ESD protection and extremely high robustness versus external disturbance, such as EMC and electrical transients. The CANH and CANL bus outputs are short-circuit protected against GND or a positive supply voltage and are also protected against overtemperature conditions.

## **4.6 Transmit Data Input Pin (TXD)**

In Normal mode, this input pin controls the CAN bus state. In the application, this pin is connected to the microcontroller transmit terminal. The TXD pin has an internal pull-up resistor towards VIO to ensure a safe defined recessive driver state in case this pin is left floating. When TXD is high or floating, the CANH and CANL drivers are OFF, setting the bus into the recessive state. The TXD pin must be pulled to logic low in order to activate the CANH and CANL drivers, and set the bus to the dominant state. A TXD dominant time-out timer is started when the TXD pin is set to low. If the low state on the TXD pin persists for longer than  $t_{\text{totdom}}$ , the transmitter is disabled, releasing the bus lines to the recessive state. This function prevents a hardware and/or software application failure from driving the bus lines to a permanent dominant state (blocking all network communications). The TXD dominant time-out timer is reset when the TXD pin is set high for longer than  $t_{TX}$  resume  $TXDOUT$ . The transmitter is also disabled if pin TXD is held low (e.g., by a short circuit to GND), while the device is switched into Normal mode; therefore, the bus lines are in the recessive state. The transceiver remains in this state until pin TXD is set to high.

In Standby mode, the TXD pin is used as an output signaling, together with the RXD pin, the wake-up source, or a VS undervoltage.

## **4.7 Receive Data Output Pin (RXD)**

In Normal and Receive Only mode, this pin reports the state of the CAN bus to the microcontroller. In the application, this pin is connected to the microcontroller receive terminal. RXD is high when the bus is recessive. When the bus is dominant, RXD is low.

The output is a push-pull structure; the high-side is connected to VIO and the low-side to GND.

In Standby mode, the RXD pin signals, together with the TXD pin, the wake-up source, or a VS undervoltage.



An RXD recessive clamping function (see section [5.2.2. RXD Recessive Clamping](#page-19-0)) is implemented. This fail-safe feature prevents the controller from sending data on the bus if the RXD line is clamped to high.

## **4.8 Inhibit Output Pin (INH - only ATA6504 and ATA6505)**

The inhibit output pin provides an internal switch towards the VS pin and is used to control external voltage regulators or other external loads. If the device is in Normal, Receive Only, Reset or Standby mode, the inhibit high-side switch is turned ON. When the device is in Sleep mode, the inhibit switch is turned OFF, thus disabling the connected external voltage regulators or other connected external devices. A pull-down is implemented to ensure a defined level when the inhibit switch is turned OFF.

A wake-up event on the CAN bus, or at the WAKE pin, switches the INH pin to the VS level. After a system power-up (VS rises from zero), the INH pin switches to the VS level automatically.

## **4.9 Wake Input Pin (WAKE - only ATA6502, ATA6503, ATA6504 and ATA6505)**

This high-voltage input pin is used for waking up the device from Sleep mode. It is usually connected to an external switch in the application to generate a local wake-up. If the WAKE pin is not needed in the application, it should be connected to VS or GND to ensure optimal EMI performance.

The WAKE pin has a special design structure and is triggered by a low-to-high or a high-to-low transition, directly followed by a stable level for a given time period ( $> t_{local}$ <sub>wu</sub>), which results in a local wake-up request. This feature allows for maximum flexibility when designing a local wake-up circuit.

An internal filter is implemented to avoid a false wake-up event due to noise. A serial resistor should be inserted in order to limit the input current mainly during transient pulses and ESD. The recommended resistor value is 3.3 kΩ. An external 10 nF capacitor is recommended for better EMC and ESD performance (see [typical application circuit\)](#page-2-0).

The local wake-up request switches the device into Reset and then to Standby mode and is signaled by a high level at the RXD pin and a low level at the TXD pin.

To reduce the current consumption during Low-Power mode, the internal pull-up/pull-down circuit follows the logic level at the WAKE pin:

- A high level on the pin is followed by an internal pull-up towards VS.
- A low level on the pin is followed by an internal pull-down towards GND.

## **4.10 Enable Input Pin (EN)**

The enable input pin controls the operating mode of the device, together with the TXD pin (see [Figure 5-1\)](#page-11-0). An internal pull-down resistor is implemented to ensure a safe defined state in case this pin is left floating. The ESD protection structure is not connected to VIO, therefore the device can be woken up via the EN pin, even if the VIO voltage is not present.

## **4.11 Reset Output Pin (NRES - only ATA6502, ATA6503, ATA6504 and ATA6505)**

The NRES pin is an open drain output and active low. The ESD structure is not connected to VIO, therefore, the NRES pin can be connected with other outputs of external reset sources in order to have a wired OR connection of these independent reset sources. If the VCC voltage falls below the undervoltage detection threshold V<sub>VCC\_th\_UV\_DOWN</sub> for longer than t<sub>res\_f</sub>, NRES is asserted. NRES stays low even if  $V_{VCC}$  = 0V because NRES is internally driven from the VS voltage. If the VS voltage ramps down, NRES stays low until  $V_{VS}$  < 1.5V and then becomes highly impedant.

When VCC ramps up, the implemented delay keeps NRES low for t<sub>Reset</sub> after VCC has reached the VCC undervoltage clear threshold voltage,  $V_{VCC}$ <sub>th UV</sub> UP.



# <span id="page-11-0"></span>**5. Functional Description**

The ATA650X high-speed CAN FD SBC offers a number of operating modes, diagnostic features and fail-safe features that enable enhanced system reliability and advanced power management.

## **5.1 Device Operation Modes**

The control pins EN and TXD are used to select one of the five operating modes supported by the ATA650X. Figure 5-1 illustrates the different modes and mode transitions.

### **Figure 5-1.** Operating Modes



## **Table 5-1.** Operating Modes







### **5.1.1 OFF Mode**

This is the default mode when the battery is first connected. ATA650X is in OFF mode when the supply voltage of the device ( $V_{V<sub>S</sub>}$ ) drops below the defined power-off detection voltage threshold (V<sub>VS</sub> <sub>PWR</sub>  $_{\text{OFF}}$ ), or is below the power-on detection voltage threshold (V<sub>VS</sub> <sub>PWR</sub> <sub>ON</sub>) during the supply voltage ramp up. In OFF mode, the IC is not able to provide any functionality. At  $V_{VS}$ >2V the voltage regulator is switched on. As soon as V<sub>VS</sub> rises above the power-on detection threshold (V<sub>VS</sub> <sub>PWR</sub> <sub>ON</sub>), the device transitions to Reset mode. The whole IC is reset, initialized, and switched into Reset mode.

#### **5.1.2 Reset Mode**

The ATA650X enters Reset mode:

- On initial power-up
- When an undervoltage event on VCC or VS occurs
- After a lifted VCC overtemperature event occurs
- After a wake-up event from Sleep mode occurs

During Reset mode, the communication is OFF, NRES is LOW, VCC is ON and the INH is ON.

When the supply voltage ramps up and the VS, VCC and VIO voltages are all above their corresponding thresholds, the device transitions to Standby mode after the t<sub>Reset</sub> time has elapsed.

If the voltage on pin VIO is below V<sub>VIO</sub> <sub>UV</sub> for longer than t<sub>VIO</sub> <sub>UV set</sub>, the device enters Sleep mode to save power.

#### **5.1.3 Normal Mode**

In Normal mode, the transceiver can transmit and receive data through the bus lines CANH and CANL. This is the normal transmitting and receiving mode of the CAN Interface, in accordance with the CAN specification. The output driver stage is active and drives data from the TXD input to the CAN bus. The High-Speed Comparator (HSC) converts the differential signal on the bus lines into a digital signal, which is output to the RXD pin. The bus biasing is set to  $V_{VCC/2}$ . The slope of the output signals on the bus lines is controlled and optimized in a way that guarantees the lowest possible Electromagnetic Emission (EME).



The VCC voltage regulator provides 5V at its output, with a low tolerance of  $\pm 2\%$  and a maximum output current of 150 mA. If a VCC undervoltage condition occurs, the NRES pin switches to low and the IC changes its state to Reset mode.

The INH output is switched ON, so external loads controlled by the INH pin are also switched ON.

In Normal mode, the wake-up source signalling at the TXD and RXD pins is deactivated.

If a falling or rising edge at pin WAKE occurs shortly before a falling edge at pin EN, and the t<sub>local WU</sub> elapses after tlock\_mode\_change, the local wake-up request will be stored. After entering Sleep mode, the device will automatically switch into Reset mode (see Figure 5-2).

**Figure 5-2.** Local wake-up request while switching from Normal mode to Sleep mode



If a falling or rising edge at pin WAKE occurs shortly before a falling edge at pin EN, but the t<sub>local\_WU</sub> elapses before t<sub>lock\_mode\_change</sub>, the local wake-up request will be ignored and the device will enter Sleep mode (see Figure  $\bar{5}$ -3) and remain there.





<span id="page-14-0"></span>**Figure 5-3.** Too early local wake-up request while switching from Normal mode to Sleep mode

#### **5.1.4 Receive Only Mode**

The Receive Only mode can be used to test the connection of the bus medium or to prevent a faulty CAN controller from disrupting network communication. In Receive Only mode, the ATA650X can still receive data from the bus, but the transmitter is disabled and therefore no data can be sent to the CAN bus. The bus pins are biased to a recessive state ( $V_{VCC/2}$ ). All other IC functions, including the HSC, continue to operate as they do in Normal mode. The VCC Voltage regulator and the INH output operate in the same way as in Normal mode.

If a VCC undervoltage condition occurs during Receive Only mode, NRES is switched to low and the device transitions to Reset mode.

If V<sub>VIO</sub> drops below its undervoltage detection threshold (V<sub>VIO</sub> UV), the transceiver switches OFF and disengages from the bus. The low-power Wake-Up Comparator is switched ON. If the voltage on pin VIO remains below V<sub>VIO</sub> UV for longer than t<sub>VIO UV</sub> set, the device enters Sleep mode to save power and to ensure the bus is not disturbed.

If a CAN transceiver overtemperature occurs, the device switches from Normal into Receive Only mode and the transmitter is disabled. When the junction temperature drops below  $T_{\text{lsd}}$ , and after a hysteresis of T<sub>ISD</sub> <sub>hys</sub>, the device switches again into Normal mode if EN and TXD pins are at high level.

A falling edge at EN, while TXD is high and held for  $t_{d\_Norm\_Rec}$ , switches the IC into Receive Only mode (only from Normal mode, see [Figure 5-1](#page-11-0)). The TXD signal must be logic high during the mode select window, see figure below [\(Figure 5-4\)](#page-15-0). The device can be set again into Normal mode with a high level at the EN pin, while TXD is high and the junction temperature is below  $T_{\text{Isd}}$ .



# **Normal Mode** EN TXD **VCC** t<sub>d</sub>\_Norm\_Rec Delay time Receive Only mode t<sub>d\_mode\_select</sub> tlock\_mode\_change tsteady\_txd **Receive Only Mode**

#### <span id="page-15-0"></span>**Figure 5-4.** Switching from Normal mode to Receive Only mode

### **5.1.5 Standby Mode**

The Standby mode is the first level of power-saving mode for the ATA650X, offering reduced current consumption. In this mode, the transceiver is not able to transmit or correctly receive data through the bus lines. The transmitter and the HSC are switched OFF to reduce current consumption and only the low-power Wake-Up Comparator (WUC) monitors the bus lines for a valid wake-up signal.

The CAN transceiver in the ATA650X supports the autonomous bus biasing according to ISO 11898-2 in Standby mode (provided V<sub>VCC</sub> = V<sub>VCCnom</sub>). The bus pins are biased to GND (via R<sub>CAN\_H</sub>, R<sub>CAN\_L</sub>) when the bus is inactive for  $t > t_{\text{Silence}}$  and to VCC/2 (at approximately 2.5V) when a remote CAN bus wake-up request (Wake-Up Pattern, WUP, according to ISO 11898-2) is detected.

Pin INH is still active, so external loads controlled by this pin are also active.

During Standby mode, the TXD pin is an output, and together with the RXD output pin signals the wake-up source, or a VS undervoltage. The signalling is prioritized: VS undervoltage has the highest priority, followed by the local wake-up, bus wake-up has the lowest priority.

The signalling is immediately deactivated if the Standby mode has been exited.

A high level at the EN pin, while TXD is high, will switch the device into Normal mode.

If the device is in Silent mode, a falling edge at the EN pin, while TXD is set to high, switches the IC into Standby mode. The TXD pin must be logic high during the mode select window ( $t_{steady\{std}}$ ), see figure below ([Figure 5-5](#page-16-0)).



#### <span id="page-16-0"></span>**Figure 5-5.** Switching from Silent mode to Standby mode



#### **5.1.6 Silent Mode**

The Silent mode is a power-saving mode of the ATA650X, offering reduced current consumption. In this mode, the VCC voltage regulator is switched ON but the transceiver is not able to transmit or receive data through the bus lines. The wake-up signaling is deactivated, , which means in Silent Mode the ARTA650x cannot be woken up via the bus lines and also not via the WAKE pin.

The CAN transceiver in the ATA650X supports the autonomous bus biasing according to ISO 11898-2 in Silent mode (provided V<sub>VCC</sub> = V<sub>VCCnom</sub>). The bus pins are biased to GND (via R<sub>CAN H</sub>, R<sub>CAN L</sub>) when the bus is inactive for  $t > t_{\text{silence}}$  and to VCC/2 (at approximately 2.5V) when a remote CAN bus wake-up request (Wake-Up Pattern, WUP, according to ISO 11898-2) is detected.

Pin INH output is still switched ON, so the external loads controlled by this pin are also powered.

A rising edge at EN pin, while TXD is set to low, switches the IC into Silent mode (only from Receive Only mode). The TXD signal must be logic low during the mode select window (t<sub>steady txd</sub>), see figure below (Figure 5-6).

**Figure 5-6.** Switching from Receive Only mode to Silent mode





## **5.1.7 Sleep Mode**

The Sleep mode is the highest power-saving mode of the device. In this mode, the internal VCC voltage regulator is switched OFF. The INH output is also switched OFF and therefore the external circuitry connected to this pin is also switched OFF.

A falling edge at EN while TXD is low switches the IC into Sleep mode. The TXD signal must be logic low during the mode select window, see figure below (Figure 5-7). In this mode, the transceiver is not able to transmit or correctly receive data via the bus lines. The transceiver is disabled, except for a low-power Wake-Up Comparator (WUC).





To avoid any influence on the CAN pins when switching into Sleep mode, the EN pin should be set to LOW first, and after the time t<sub>lock mode change</sub> where the TXD pin should stay HIGH, the TXD pin can be set to LOW, but not later than the  $t_{d \text{ mode} select}$  time has elapsed.

In Sleep mode, the bus lines are biased to ground to reduce current consumption to a minimum.

## **5.1.7.1 Remote Wake-Up through the CAN Bus**

The ATA650X monitors the bus lines for a valid WUP, as specified in the ISO 11898-2:2024. This filtering helps to avoid spurious wake-up events, which can be triggered by scenarios such as a dominant clamped bus, a dominant phase due to noise, spikes on the bus, transients or EMI.

The Wake-Up Pattern consists of at least two consecutive dominant bus levels for a duration of at least t<sub>Filter</sub>, each separated by a recessive bus level with a duration of at least t<sub>Filter</sub>. Dominant or recessive bus levels shorter than t<sub>Filter</sub> are always ignored. The complete dominant-recessivedominant pattern must be received within the bus wake-up time-out time t<sub>wake</sub>, to be recognized as a valid Wake-Up Pattern, as shown in [Figure 5-8](#page-18-0). Otherwise, the internal wake-up logic is reset and then the complete Wake-Up Pattern must be detected to trigger a wake-up event.

During Normal mode, at VCC or VIO undervoltage conditions, or when the complete Wake-Up Pattern is not received within t<sub>wake</sub>, no wake-up is signalled at the RXD pin and the TXD pin.

When a valid Wake-Up Pattern is received, the device enters Reset mode; the voltage regulator and the INH output are switched ON.





#### <span id="page-18-0"></span>**Figure 5-8.** CAN Bus Wake-Up Timing

When a valid CAN WUP is detected on the bus, the RXD pin and TXD pin switch to low to signal a CAN bus wake-up request.

#### **5.1.7.2 Local Wake-Up via the WAKE Pin**

A falling or rising edge at the WAKE pin, followed by a low or high level maintained for a given time period (> t<sub>local\_wu</sub>), results in a local wake-up request. The device switches to Reset mode and then to Standby mode.

The Autonomous bus biasing is active. The local wake-up request is signalled to the microcontroller by a high level at the RXD pin and a low level at the TXD pin.



<span id="page-19-0"></span>The VCC output voltage reaches 4V after t<sub>VCC</sub>. Note that the time (t<sub>VCC</sub>) required for VCC to reach 4V depends on the externally applied VCC capacitor and the connected load. The NRES output remains low for the reset time delay t<sub>Reset</sub>. The behavior of a local wake-up is shown in Figure 5-9.



**Figure 5-9.** Local Wake-Up via the WAKE Pin from Sleep mode

## **5.2 Fail-Safe Features**

The ATA650X can detect a number of different local failure conditions, which are described in the following chapters.

## **5.2.1 TXD Dominant Time-Out Function**

A permanent low level on pin TXD (due to a hardware or software application failure) would drive the CAN bus into a permanent dominant state, blocking all network communication. The TXD dominant time-out function prevents such a network lock-up by disabling the transmitter. The TXD dominant time-out timer is started when the TXD pin is set to low. If the low state on the TXD pin persists for longer than t<sub>to(dom)</sub>, the transmitter is disabled, releasing the bus lines to a recessive state. The t<sub>to(dom)</sub> dominant time-out timer defines the minimum possible bit rate. In order to reset the TXD dominant time-out timer, the TXD pin must be set to high for longer than t<sub>TX\_resume\_TXDOUT</sub>.

#### **5.2.2 RXD Recessive Clamping**

This fail-safe feature prevents the controller from sending data to the bus if its RXD line is clamped to high (recessive). If the RXD pin cannot signal a dominant bus state because it is shorted to



VCC, the transmitter within the ATA650X is disabled to avoid possible data collisions on the bus. In Normal mode, the device continuously compares the state of the the high-speed comparator (HSC) with the state of the RXD pin. If the HSC indicates a dominant bus state for more than t<sub>RXD rec clmp</sub>, without the RXD pin indicating the same, a recessive clamping failure is detected. The RXD recessive clamping detection is reset by either entering Sleep or OFF mode or if the RXD pin shows a dominant (LOW) level again.





### **5.2.3 Behaviour Under Low Supply Voltage**

After the battery voltage has been connected to the application circuit, the voltage at the VS pin increases according to the bypass capacitor used in the application (see [Typical Application Circuit\)](#page-2-0). If V<sub>VS</sub> is higher than the threshold for power-on detection (V<sub>VS-PWR</sub> <sub>ON</sub>), the IC mode changes from OFF mode to Reset mode, and if the output voltage of VCC rises above the undervoltage threshold (V<sub>VCC\_th\_UV\_UP</sub>) for longer than the Reset time (t<sub>Reset</sub>), the device automatically enters Standby mode. Note that t<sub>Reset</sub> starts when the rising VCC voltage reaches the VCC undervoltage clear threshold  $V_{VCC}$ <sub>th UV</sub> UP. As soon as V<sub>VS</sub> exceeds the undervoltage threshold V<sub>VS-th-UV</sub> UP, the CAN transceiver can be activated.

The VCC output voltage reaches 4V after t<sub>VCC</sub>. The time t<sub>VCC</sub> depends on the externally applied VCC capacitor and the connected load. The NRES output is low for the reset time delay t<sub>Reset</sub>. The behavior of VCC, the NRES, and VS is shown in Figure 5-11 and [Figure 5-12](#page-21-0).









#### <span id="page-21-0"></span>**Figure 5-12.** VCC and NRES versus VS (Ramp-Down)

The graphs are only valid if the VS ramp-up and ramp-down times are much slower than the VCC ramp-up time t<sub>VCC</sub> and the reset NRES delay time t<sub>Reset</sub>. If, during Sleep mode, the voltage level of  $V_{VS}$  drops below the undervoltage detection threshold  $V_{VS}$  th UV DOWN, the operation mode is not changed and no wake-up is possible. Only if the supply voltage on pin VS drops below the VS operation threshold  $V_{VS}$  <sub>PWR OFF</sub>, the IC switches to OFF mode. If, during Receive Only mode, the VCC voltage drops below the VCC undervoltage threshold V<sub>VCC\_th\_UV\_DOWN</sub>, the IC switches into Reset mode. If the supply voltage on pin VS drops below the threshold for power-off detection V<sub>VS</sub> PWR OFF, the IC switches to OFF mode. If, during Normal mode, the voltage level on the VS pin drops below the VS undervoltage detection threshold V<sub>VS\_th\_UV\_DOWN</sub>, the IC switches to Reset mode. This means the CAN transceiver is disabled to avoid malfunctions or corrupted bus messages. The voltage regulator remains active.

During a VCC undervoltage situation, the IC is in Reset mode and can only be switched into Sleep mode. Only when the supply voltage V<sub>VS</sub> drops below the power-off threshold V<sub>VS</sub> PWR OFF does the IC switch into OFF mode.

If V<sub>VIO</sub> drops below its undervoltage detection threshold (V<sub>VIO UV</sub>), the transceiver switches OFF and disengages from the bus. The low-power Wake-Up Comparator is switched ON. If the voltage on pin VIO remains below V<sub>VIO</sub> <sub>UV</sub> for longer than t<sub>VIO</sub> <sub>UV</sub> set, the device enters Sleep mode to save power and to ensure the bus is not disturbed.

A VIO undervoltage event is not signalled on NRES.

## **5.2.4 Bus Wake-Up only at Dedicated Wake-Up Pattern**

Due to the implementation of the wake-up filtering, the ATA650X does not wake up when the bus is in a long dominant state; it only wakes up when a valid Wake-Up Pattern (WUP) specified in the ISO 11898-2:2024 has been detected. For a valid wake-up, at least two consecutive dominant bus levels for a duration of at least  $t_{Filter}$ , each separated by a recessive bus level with a duration of at least t<sub>Filter</sub>, must be received from the bus. Dominant or recessive bus levels shorter than t<sub>Filter</sub> are always ignored. The complete dominant-recessive-dominant pattern (as shown in [Figure 5-8\)](#page-18-0) must be received within the bus wake-up time-out time t<sub>wake</sub> to be recognized as a valid WUP. This filtering significantly reduces unwanted bus wake-up due to noise.

## **5.2.5 Overtemperature Detection of the VCC Voltage Regulator**

The VCC voltage regulator is protected against overtemperature.

If the junction temperature exceeds the shutdown junction temperature,  $T_{\text{Isd}}$ , the device switches into VCC Overtemp mode, where the VCC output, the communication and the INH output are switched OFF. Once the junction temperature drops below  $T_{\text{lsd}}$ , minus a hysteresis of  $T_{\text{lsd}}$  hys, the device switches into Reset mode and switches ON the VCC voltage regulator and the INH output again.

During overtemperature, the NRES pin is asserted to low.



## **5.2.6 Overtemperature Detection of the CAN Transceiver**

The CAN transceiver is protected against overtemperature conditions. In Normal mode, if the junction temperature exceeds the shutdown junction temperature,  $T_{\text{lsd}}$ , the device switches into Receive Only mode and the transmitter is disabled. When the junction temperature drops below  $T_{\text{Isd}}$ , the device switches again into Normal mode when EN and TXD pins are at high level, as shown in Figure 5-13.



**Figure 5-13.** Release of Transmission after CAN Transceiver Overtemperature Condition

## **5.2.7 Overvoltage Protection**

The VCC voltage regulator is protected against overvoltage conditions. In case of an overvoltage at VCC, the voltage regulator will be switched OFF and the device switches into Sleep mode.

When the device is in Normal mode and an overvoltage at VCC occurs, the device switches immediately into Sleep mode. Leaving Sleep mode after an overtemperature event is possible either with a wake-up via the CAN bus or WAKE pin, or a rising edge at the EN pin.

## **5.2.8 Short Circuit Protection of the Bus Pins**

The CANH and CANL bus outputs are short-circuit protected, either against GND or a positive supply voltage. A current-limiting circuit protects the transceiver against damage. If the device is heating up due to a continuous short on CANH or CANL, the internal overtemperature protection switches OFF the bus transmitter.

#### **5.2.9 Internal Pull Up and Pull Down Structures**

The TXD pin has an internal pull-up resistor to VIO. This ensures a safe and defined state in case the pin is left floating.



The EN pin has an internal pull-down resistor to force the device into recessive mode if EN is disconnected.

The INH pin has an internal pull-down resistor, which is activated when the INH output switch is turned OFF. This ensures a defined level at the INH pin, when the output is switched OFF.

## **5.3 Wake-Up Source/ VS Undervoltage Signalling**

The device can distinguish between different wake-up sources. The wake-up source can be read on the TXD and RXD pins in Standby mode. These flags are immediately reset if the ATA650X has exited Standby mode. The signalling in Standby mode is shown in Table Table 5-2.



#### **Table 5-2.** Signalling in Standby mode

## **5.4 Internal Voltage Regulator**

The internal 5V VCC voltage regulator is capable of driving loads up to 150 mA, supplying the microcontroller and other devices on the PCB, and is protected against overload by means of current limitation and overtemperature shutdown. Furthermore, the output voltage is monitored and causes a reset signal NRES if it drops below a defined threshold  $V_{VCC}$  th uv down.

**Figure 5-14.** VCC Low Drop Voltage Regulator: Supply Voltage Ramp-up and Ramp-Down



The voltage regulator needs an external capacitor for compensation and to smooth the disturbances from the microcontroller. It is recommended to use an MLC capacitor with a minimum capacitance of 2.2 μF together with a 100 nF ceramic capacitor. The values of these capacitors must be adjusted to the needs of the application.

During a short circuit at VCC, the output limits the output current to l<sub>VCClim</sub>; due to the undervoltage in this situation, the NRES output switches to low. If the chip temperature exceeds the value  $T_{\text{Isd}}$ , the VCC output switches OFF. The chip cools down and, after a hysteresis of T<sub>Isd hys</sub>, the output switches ON again. When the ATA650X is being soldered onto the PCB, it is mandatory to connect the exposed thermal pad with a wide GND plate on the printed board to create a good heat sink. The main power dissipation of the IC is created from the VCC output current  $I_{VCC}$ , which is needed for the application.

The internal CAN transceiver typically consumes 50 mA while driving a dominant bus state, leaving 100 mA available for the external load on pin VCC. The average current consumption of the CAN



transceiver is lower ( $\approx$  25 mA), depending on the application, leaving more current available for the load.



**Figure 5-15.** VDFN8 Package - Power Dissipation and Safe Operating Area: ATA6500 and ATA6501 voltage regulator's output current  $I_{VCC}$  versus supply voltage  $V_{VS}$  at different ambient temperatures (R<sub>thiA</sub> = 53K/W)

**Figure 5-16.** VDFN10 Package - Power Dissipation and Safe Operating Area: ATA6502 and ATA6503 voltage regulator's output current  $I_{VCC}$  versus supply voltage  $V_{VS}$  at different ambient temperatures (R<sub>thiA</sub> = 50K/W)







**Figure 5-17.** VDFN14 Package - Power Dissipation and Safe Operating Area: ATA6504 and ATA6505 voltage regulator's output current  $I_{VCC}$  versus supply voltage  $V_{VS}$  at different ambient temperatures (R<sub>thjA</sub> = 45K/W)



# **6. Electrical Characteristics**

# **6.1 Absolute Maximum Ratings**

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of this specification are not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.





# **6.2 DC/AC Characteristics**

All parameters valid for T<sub>amb</sub> = -40°C to +150°C; T<sub>v</sub>J ≤ 170°C; 3.1V ≤ V<sub>VS</sub> ≤ 28V; 4.5V ≤ V<sub>VCC</sub> ≤ 5.5V; 1.8V ≤ V<sub>VIO</sub> ≤ 5.5V; all voltages are defined with respect to ground; R<sub>(CANH-CANL)</sub> = 60Ω; C<sub>L</sub> = 100 pF; typical values are given at V<sub>VS</sub> = 13V, T<sub>amb</sub> = +25°C; unless otherwise noted.























**definition of the timing parameters and the test circuit.**











![](_page_34_Picture_2.jpeg)

![](_page_35_Picture_255.jpeg)

![](_page_35_Picture_2.jpeg)

<span id="page-36-0"></span>![](_page_36_Figure_1.jpeg)

**Figure 6-1.** CAN Transceiver Timing Diagram 1

![](_page_36_Picture_3.jpeg)

![](_page_37_Figure_1.jpeg)

CANL

<span id="page-37-0"></span>**Figure 6-2.** CAN Transceiver Timing Diagram 2

RXD

 $c_{\text{RXD}}$ 

GND

![](_page_37_Figure_3.jpeg)

O CANL

V<sub>CANL</sub>

# **6.3 Thermal Characteristics**

#### **Table 6-1.** Thermal Characteristics VDFN8

![](_page_38_Picture_187.jpeg)

#### **Table 6-2.** Thermal Characteristics VDFN10

![](_page_38_Picture_188.jpeg)

#### **Table 6-3.** Thermal Characteristics VDFN14

![](_page_38_Picture_189.jpeg)

![](_page_38_Picture_8.jpeg)

# **7. Package Information**

## **Package Marking Information**

8-Lead 2x3mm VDFN

![](_page_39_Picture_4.jpeg)

![](_page_39_Picture_5.jpeg)

Example

6503

2435

![](_page_39_Picture_6.jpeg)

![](_page_39_Picture_7.jpeg)

![](_page_39_Picture_148.jpeg)

![](_page_39_Picture_9.jpeg)

### **8-Lead Very Thin Plastic Dual Flat, No Lead Package (4CW) - 2x3x0.9 mm Body [VDFN] 1.6x1.8 mm Exposed Pad Wettable Step Cut Flanks**

![](_page_40_Figure_2.jpeg)

Microchip Technology Drawing C04-581 Rev A Sheet 1 of 2

![](_page_40_Picture_4.jpeg)

#### **8-Lead Very Thin Plastic Dual Flat, No Lead Package (4CW) - 2x3x0.9 mm Body [VDFN] 1.6x1.8 mm Exposed Pad Wettable Step Cut Flanks**

For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging **Note:**

![](_page_41_Figure_3.jpeg)

![](_page_41_Picture_252.jpeg)

Notes:

1. Pin 1 visual index feature may vary, but must be located within the hatched area.

2. Package is saw singulated

3. Dimensioning and tolerancing per ASME Y14.5M

REF: Reference Dimension, usually without tolerance, for information purposes only. BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing C04-581 Rev A Sheet 2 of 2

![](_page_41_Picture_11.jpeg)

### **8-Lead Very Thin Plastic Dual Flat, No Lead Package (4CW) - 2x3x0.9 mm Body [VDFN] 1.6x1.8 mm Exposed Pad Wettable Step Cut Flanks**

For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging **Note:**

![](_page_42_Figure_3.jpeg)

#### RECOMMENDED LAND PATTERN

![](_page_42_Picture_204.jpeg)

Notes:

- 1. Dimensioning and tolerancing per ASME Y14.5M
	- BSC: Basic Dimension. Theoretically exact value shown without tolerances.
- 2. For best soldering results, thermal vias, if used, should be filled or tented to avoid solder loss during reflow process

Microchip Technology Drawing C04-2581 Rev A

![](_page_42_Picture_11.jpeg)

### **10-Lead Very Thin Plastic Dual Flat, No Lead Package (4BW) - 3x3x0.9 mm Body [VDFN] With 2.3x1.7 mm Exposed Pad and Step Cut Wettable Flanks**

For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging **Note:**

![](_page_43_Figure_3.jpeg)

Microchip Technology Drawing C04-580 Rev B Sheet 1 of 2

![](_page_43_Picture_5.jpeg)

#### **10-Lead Very Thin Plastic Dual Flat, No Lead Package (4BW) - 3x3x0.9 mm Body [VDFN] With 2.3x1.7 mm Exposed Pad and Step Cut Wettable Flanks**

For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging **Note:**

![](_page_44_Figure_3.jpeg)

![](_page_44_Picture_256.jpeg)

Notes:

1. Pin 1 visual index feature may vary, but must be located within the hatched area.

2. Package is saw singulated

3. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

REF: Reference Dimension, usually without tolerance, for information purposes only.

Microchip Technology Drawing C04-580 Rev B Sheet 2 of 2

![](_page_44_Picture_12.jpeg)

#### **10-Lead Very Thin Plastic Dual Flat, No Lead Package (4BW) - 3x3x0.9 mm Body [VDFN] With 2.3x1.7 mm Exposed Pad and Step Cut Wettable Flanks**

For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging **Note:**

![](_page_45_Figure_3.jpeg)

## RECOMMENDED LAND PATTERN

![](_page_45_Picture_207.jpeg)

#### Notes:

- 1. Dimensioning and tolerancing per ASME Y14.5M
	- BSC: Basic Dimension. Theoretically exact value shown without tolerances.
- 2. For best soldering results, thermal vias, if used, should be filled or tented to avoid solder loss during reflow process

Microchip Technology Drawing C04-2580 Rev B

![](_page_45_Picture_11.jpeg)

## **14-Lead Very Thin Plastic Dual Flat, No Lead Package (QBB) - 4.5x3x1 mm Body [VDFN] With 1.6x4.2 mm Exposed Pad and Stepped Wettable Flanks**

![](_page_46_Figure_2.jpeg)

Microchip Technology Drawing C04-21361 Rev D Sheet 1 of 2

![](_page_46_Picture_4.jpeg)

#### **14-Lead Very Thin Plastic Dual Flat, No Lead Package (QBB) - 4.5x3x1 mm Body [VDFN] With 1.6x4.2 mm Exposed Pad and Stepped Wettable Flanks**

For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging **Note:**

![](_page_47_Figure_3.jpeg)

![](_page_47_Picture_267.jpeg)

Notes:

1. Pin 1 visual index feature may vary, but must be located within the hatched area.

2. Package is saw singulated

- 3. Dimensioning and tolerancing per ASME Y14.5M
	- BSC: Basic Dimension. Theoretically exact value shown without tolerances.

REF: Reference Dimension, usually without tolerance, for information purposes only.

Microchip Technology Drawing C04-21361 Rev D Sheet 2 of 2

![](_page_47_Picture_12.jpeg)

#### **14-Lead Very Thin Plastic Dual Flat, No Lead Package (QBB) - 4.5x3x1 mm Body [VDFN] With 1.6x4.2 mm Exposed Pad and Stepped Wettable Flanks**

For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging **Note:**

![](_page_48_Figure_3.jpeg)

### RECOMMENDED LAND PATTERN

![](_page_48_Picture_221.jpeg)

Notes:

- 1. Dimensioning and tolerancing per ASME Y14.5M
	- BSC: Basic Dimension. Theoretically exact value shown without tolerances.
- 2. For best soldering results, thermal vias, if used, should be filled or tented to avoid solder loss during reflow process

Microchip Technology Drawing C04-23361 Rev D

![](_page_48_Picture_11.jpeg)

# **8. Revision History**

## **Revision A (July 2024)**

Original Release of this Document.

![](_page_49_Picture_4.jpeg)

# **Microchip Information**

## **The Microchip Website**

Microchip provides online support via our website at [www.microchip.com/](https://www.microchip.com/). This website is used to make files and information easily available to customers. Some of the content available includes:

- **Product Support** Data sheets and errata, application notes and sample programs, design resources, user's guides and hardware support documents, latest software releases and archived software
- **General Technical Support** Frequently Asked Questions (FAQs), technical support requests, online discussion groups, Microchip design partner program member listing
- **Business of Microchip** Product selector and ordering guides, latest Microchip press releases, listing of seminars and events, listings of Microchip sales offices, distributors and factory representatives

# **Product Change Notification Service**

Microchip's product change notification service helps keep customers current on Microchip products. Subscribers will receive email notification whenever there are changes, updates, revisions or errata related to a specified product family or development tool of interest.

To register, go to [www.microchip.com/pcn](https://www.microchip.com/pcn) and follow the registration instructions.

## **Customer Support**

Users of Microchip products can receive assistance through several channels:

- Distributor or Representative
- Local Sales Office
- Embedded Solutions Engineer (ESE)
- Technical Support

Customers should contact their distributor, representative or ESE for support. Local sales offices are also available to help customers. A listing of sales offices and locations is included in this document.

Technical support is available through the website at: [www.microchip.com/support](https://www.microchip.com/support)

![](_page_50_Picture_18.jpeg)

## **Product Identification System**

To order or obtain information, e.g., on pricing or delivery, refer to the factory or the listed sales office.

![](_page_51_Picture_185.jpeg)

![](_page_51_Picture_186.jpeg)

- ATA6500T-4CWVAO High-Speed CAN FD Transceiver with 5V LDO, 1.8V I/O support, VDFN8 package, Tape and Reel, Grade 0, Automotive qualified
- ATA6501T-4CWVAO High-Speed CAN FD Transceiver with 5V LDO, 3.3V and 5V I/O support, VDFN8 package, Tape and Reel, Grade 0, Automotive qualified
- ATA6502T-4BWVAO High-Speed CAN FD Transceiver with 5V LDO, 1.8V I/O support, VDFN10 package, Tape and Reel, Grade 0, Automotive qualified
- ATA6503T-4BWVAO High-Speed CAN FD Transceiver with 5V LDO, 3.3V and 5V I/O support, VDFN10 package, Tape and Reel, Grade 0, Automotive qualified
- ATA6504T-QBBVAO High-Speed CAN FD Transceiver with 5V LDO, 1.8V I/O support, VDFN14 package, Tape and Reel, Grade 0, Automotive qualified
- ATA6505T-QBBVAO High-Speed CAN FD Transceiver with 5V LDO, 3.3V and 5V I/O support, VDFN14 package, Tape and Reel, Grade 0, Automotive qualified
- ATA6500T-4CW High-Speed CAN FD Transceiver with 5V LDO, 1.8V I/O support, VDFN8 package, Tape and Reel, Grade 0
- ATA6501T-4CW High-Speed CAN FD Transceiver with 5V LDO, 3.3V and 5V I/O support, VDFN8 package, Tape and Reel, Grade 0
- ATA6502T-4BW High-Speed CAN FD Transceiver with 5V LDO, 1.8V I/O support, VDFN10 package, Tape and Reel, Grade 0
- ATA6503T-4BW High-Speed CAN FD Transceiver with 5V LDO, 3.3V and 5V I/O support, VDFN10 package, Tape and Reel, Grade 0
- ATA6504T-QBB High-Speed CAN FD Transceiver with 5V LDO, 1.8V I/O support, VDFN14 package, Tape and Reel, Grade 0
- ATA6505T-QBB High-Speed CAN FD Transceiver with 5V LDO, 3.3V and 5V I/O support, VDFN14 package, Tape and Reel, Grade 0

![](_page_51_Picture_17.jpeg)

### **Notes:**

- 1. Tape and Reel identifier only appears in the catalog part number description. This identifier is used for ordering purposes and is not printed on the device package. Check with your Microchip Sales Office for package availability with the Tape and Reel option.
- 2. Small form-factor packaging options may be available. Please check [www.microchip.com/](http://www.microchip.com/packaging) [packaging](http://www.microchip.com/packaging) for small-form factor package availability, or contact your local Sales Office.
- 3. RoHS compliant, maximum concentration value of 0.09% (900 ppm) for Bromine (Br) and Chlorine (CI) and less than 0.15% (1500) total Bromine (Br) and Chlorine (CI) in any homogeneous material. Maximum concentration value of 0.09% (900 ppm) for Antimony (Sb) in any homogeneous material.

## **Microchip Devices Code Protection Feature**

Note the following details of the code protection feature on Microchip products:

- Microchip products meet the specifications contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is secure when used in the intended manner, within operating specifications, and under normal conditions.
- Microchip values and aggressively protects its intellectual property rights. Attempts to breach the code protection features of Microchip product is strictly prohibited and may violate the Digital Millennium Copyright Act.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of its code. Code protection does not mean that we are guaranteeing the product is "unbreakable". Code protection is constantly evolving. Microchip is committed to continuously improving the code protection features of our products.

## **Legal Notice**

This publication and the information herein may be used only with Microchip products, including to design, test, and integrate Microchip products with your application. Use of this information in any other manner violates these terms. Information regarding device applications is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. Contact your local Microchip sales office for additional support or, obtain additional support at [www.microchip.com/en-us/support/design-help/](https://www.microchip.com/en-us/support/design-help/client-support-services) [client-support-services.](https://www.microchip.com/en-us/support/design-help/client-support-services)

THIS INFORMATION IS PROVIDED BY MICROCHIP "AS IS". MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION INCLUDING BUT NOT LIMITED TO ANY IMPLIED WARRANTIES OF NON-INFRINGEMENT, MERCHANTABILITY, AND FITNESS FOR A PARTICULAR PURPOSE, OR WARRANTIES RELATED TO ITS CONDITION, QUALITY, OR PERFORMANCE.

IN NO EVENT WILL MICROCHIP BE LIABLE FOR ANY INDIRECT, SPECIAL, PUNITIVE, INCIDENTAL, OR CONSEQUENTIAL LOSS, DAMAGE, COST, OR EXPENSE OF ANY KIND WHATSOEVER RELATED TO THE INFORMATION OR ITS USE, HOWEVER CAUSED, EVEN IF MICROCHIP HAS BEEN ADVISED OF THE POSSIBILITY OR THE DAMAGES ARE FORESEEABLE. TO THE FULLEST EXTENT ALLOWED BY LAW, MICROCHIP'S TOTAL LIABILITY ON ALL CLAIMS IN ANY WAY RELATED TO THE INFORMATION OR ITS USE WILL NOT EXCEED THE AMOUNT OF FEES, IF ANY, THAT YOU HAVE PAID DIRECTLY TO MICROCHIP FOR THE INFORMATION.

Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights unless otherwise stated.

![](_page_52_Picture_16.jpeg)

## **Trademarks**

The Microchip name and logo, the Microchip logo, Adaptec, AVR, AVR logo, AVR Freaks, BesTime, BitCloud, CryptoMemory, CryptoRF, dsPIC, flexPWR, HELDO, IGLOO, JukeBlox, KeeLoq, Kleer, LANCheck, LinkMD, maXStylus, maXTouch, MediaLB, megaAVR, Microsemi, Microsemi logo, MOST, MOST logo, MPLAB, OptoLyzer, PIC, picoPower, PICSTART, PIC32 logo, PolarFire, Prochip Designer, QTouch, SAM-BA, SenGenuity, SpyNIC, SST, SST Logo, SuperFlash, Symmetricom, SyncServer, Tachyon, TimeSource, tinyAVR, UNI/O, Vectron, and XMEGA are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

AgileSwitch, ClockWorks, The Embedded Control Solutions Company, EtherSynch, Flashtec, Hyper Speed Control, HyperLight Load, Libero, motorBench, mTouch, Powermite 3, Precision Edge, ProASIC, ProASIC Plus, ProASIC Plus logo, Quiet-Wire, SmartFusion, SyncWorld, TimeCesium, TimeHub, TimePictra, TimeProvider, and ZL are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Adjacent Key Suppression, AKS, Analog-for-the-Digital Age, Any Capacitor, AnyIn, AnyOut, Augmented Switching, BlueSky, BodyCom, Clockstudio, CodeGuard, CryptoAuthentication, CryptoAutomotive, CryptoCompanion, CryptoController, dsPICDEM, dsPICDEM.net, Dynamic Average Matching, DAM, ECAN, Espresso T1S, EtherGREEN, EyeOpen, GridTime, IdealBridge, IGaT, In-Circuit Serial Programming, ICSP, INICnet, Intelligent Paralleling, IntelliMOS, Inter-Chip Connectivity, JitterBlocker, Knob-on-Display, MarginLink, maxCrypto, maxView, memBrain, Mindi, MiWi, MPASM, MPF, MPLAB Certified logo, MPLIB, MPLINK, mSiC, MultiTRAK, NetDetach, Omniscient Code Generation, PICDEM, PICDEM.net, PICkit, PICtail, Power MOS IV, Power MOS 7, PowerSmart, PureSilicon, QMatrix, REAL ICE, Ripple Blocker, RTAX, RTG4, SAM-ICE, Serial Quad I/O, simpleMAP, SimpliPHY, SmartBuffer, SmartHLS, SMART-I.S., storClad, SQI, SuperSwitcher, SuperSwitcher II, Switchtec, SynchroPHY, Total Endurance, Trusted Time, TSHARC, Turing, USBCheck, VariSense, VectorBlox, VeriPHY, ViewSpan, WiperLock, XpressConnect, and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

SQTP is a service mark of Microchip Technology Incorporated in the U.S.A.

The Adaptec logo, Frequency on Demand, Silicon Storage Technology, and Symmcom are registered trademarks of Microchip Technology Inc. in other countries.

GestIC is a registered trademark of Microchip Technology Germany II GmbH & Co. KG, a subsidiary of Microchip Technology Inc., in other countries.

All other trademarks mentioned herein are property of their respective companies.

© 2024, Microchip Technology Incorporated and its subsidiaries. All Rights Reserved.

ISBN: 978-1-6683-4944-1

## **Quality Management System**

For information regarding Microchip's Quality Management Systems, please visit [www.microchip.com/quality.](https://www.microchip.com/quality)

![](_page_53_Picture_13.jpeg)

# **Worldwide Sales and Service**

![](_page_54_Picture_535.jpeg)