### 60 GHz radar sensor with antennas in package ### **Features** - Integrated state machine for low-power and real time operation - Broadcast mode to trigger and configure multiple devices - · Single 50 MHz SPI for chip configuration and data transfer - 60 GHz radar with 5.6 GHz bandwidth and ramp speed up to 400 MHz/ $\mu s$ - 4 MSps ADC - Antenna in package (AIP) with ±60° FoV ## **Potential applications** - Presence detection and range zones segmentation for smart home and doorbell applications - · Vital sign tracking for health care devices, such as sleep trackers and baby monitors - 1D gesture sensing for smart appliances such as kitchen machines or thermostats - · Distance measurement and level sensing ### **Product validation** Qualified for applications listed above based on the test conditions in the relevant tests of JEDEC20/22. ### **Description** The BGT60UTR11AIP is a 60 GHz radar sensor with 1 transmitting and 1 receiving U-slotted patch antennas in package. The 5.6 GHz ultra-wide bandwidth allows FMCW operations with extremely high resolution. This enables precise range measurements, 1D gestures and also the measurement of vital signs such as breathing rate or heart rate. Sensor configuration and data transfer are enabled with a single digital interface. Multiple devices connected to the same bus can be configured and triggered together by using the implemented broadcast mode. Device specific programmable wake-up times allow time domain multiplexed radar frames. The integrated state machine enables independent and real time data acquisition without interaction to the processor. Three possible power mode options give the user full flexibility between performance and power consumption optimizations. | Product Name | Package | Marking | | |----------------|----------------|---------|--| | BGT 60UTR11AIP | PG-VF2BGA-28-1 | 611A | | ## **Datasheet** # **Table of contents** | | Features | 1 | |-----------------|--------------------------------------------------------------|----| | | Potential applications | 1 | | | Product validation | 1 | | | Description | 1 | | | Table of contents | 2 | | <b>1</b><br>1.1 | Introduction | | | 1.2 | BGT60UTR11AIP block diagram | 7 | | 1.3 | BGT60UTR11AIP pin definition and function | | | 1.3.1 | IO and supply pins | | | 1.4 | BGT60UTR11AIP functional block diagram | 11 | | 2 | General product specification | 12 | | 2.1 | Absolute maximum ratings | 12 | | 2.2 | Range of functionality | | | 2.3 | Current consumption | | | 2.4 | ESD integrity | | | 2.5 | Thermal resistance | 16 | | 3 | Shapes, frames and channel set definition | | | 3.1 | Shapes and frames | 17 | | 3.2 | Channel set | 18 | | 3.3 | Power modes | 20 | | 3.3.1 | Mode descriptions | | | 3.3.2 | Power modes and timings | | | 3.3.3 | Wake-up phase from "deep sleep" to "idle" | | | 3.3.4 | Idle to interchirp then active | 23 | | 3.3.5 | Saw-tooth shape timing | | | 3.3.6 | Different power modes after shapes and shape groups | | | 3.3.6.1 | Idle after shape or shape groups | 26 | | 3.3.6.2 | Interchirp in-between shapes | | | 3.3.6.3 | Deep sleep continuous + idle wake-up after shape groups | | | 3.4 | System constraints | | | 3.4.1 | MADC sampling timing conditions and calculations | | | 3.4.2 | PLL frequency ramp setup | 33 | | 4 | BGT60UTR11AIP registers | | | 4.1 | Abbreviations | | | 4.2 | Register overview - BGT60UTRxxAiP (ascending offset address) | 37 | | 4.3 | Main register | 38 | # **Datasheet** Table of contents | 4.4 | ADC control register | 40 | |------|-----------------------------------------|----| | 4.5 | Digital and RF version register | 42 | | 4.6 | Status register 1 | 42 | | 4.7 | PLL analog control register 1 | 43 | | 4.8 | PLL analog control register 2 | 45 | | 4.9 | SPI and FIFO control register | 46 | | 4.10 | Channel set idle register 0 | 48 | | 4.11 | Channel set idle register 1 | 49 | | 4.12 | Channel set idle register 2 | 50 | | 4.13 | Channel set control idle register | 51 | | 4.14 | Channel set deep sleep register 0 | 52 | | 4.15 | Channel set deep sleep register 1 | 53 | | 4.16 | Channel set deep sleep register 2 | 54 | | 4.17 | Channel set control deep sleep register | 55 | | 4.18 | Channel set up x register 0 | 56 | | 4.19 | Channel set up x register 1 | 57 | | 4.20 | Channel set up x register 2 | 58 | | 4.21 | Channel set down x register 0 | 59 | | 4.22 | Channel set down x register 1 | 60 | | 4.23 | Channel set down x register 2 | 61 | | 4.24 | Channel set control x register | 62 | | 4.25 | Chirp control register 0 | 63 | | 4.26 | Chirp control register 1 | 64 | | 4.27 | Chirp control register 2 | 65 | | 4.28 | Chirp control register 3 | 66 | | 4.29 | PLL shape x register 0 | 67 | | 4.30 | PLL shape x register 1 | 67 | | 4.31 | PLL shape x register 2 | 68 | | 4.32 | PLL shape x register 3 | 68 | | 4.33 | PLL shape x register 4 | 69 | | 4.34 | PLL shape x register 5 | 69 | | 4.35 | PLL shape x register 6 | 70 | | 4.36 | PLL shape x register 7 | 71 | | 4.37 | Sensor ADC register | 72 | | 4.38 | RF test register 0 | 72 | | 4.39 | EFUSE register 0 | 74 | | 4.40 | EFUSE register 1 | 74 | | 4.41 | PLL test register 0 | 75 | | 4.42 | Chip ID register 0 | 75 | | 4.43 | Chip ID register 1 | 76 | | 4.44 | Clock input register | 76 | | 4.45 | Wake up register | 77 | | | | | ## **Datasheet** # Table of contents | 4.46 | Status register 0 | 78 | |-------|----------------------------------------------|-----| | 4.47 | Sensor ADC result register | 79 | | 4.48 | FIFO status register | 80 | | 4.49 | Global status register | 81 | | 5 | Data organization and SPI interface | 83 | | 5.1 | Data header | 83 | | 5.2 | FIFO and data flow | 83 | | 5.3 | SPI – Serial Peripheral Interface module | 84 | | 5.3.1 | Standard SPI timing | 85 | | 5.3.2 | Logic levels | 87 | | 5.3.3 | Overshoot and undershoot waveform definition | 89 | | 5.3.4 | IBIS model | 90 | | 5.3.5 | SPI functionality | 90 | | 5.3.6 | SPI burst mode | 91 | | 5.3.7 | SPI error detection | 93 | | 5.3.8 | SPI broadcast mode | 93 | | 5.4 | Hardware reset sequence | 94 | | 5.5 | Software triggered resets | 95 | | 6 | PLL domain functional specification | 96 | | 6.1 | PLL interfaces and clock distribution | 96 | | 6.2 | Reference clock distribution | 96 | | 6.2.1 | Interfaces to the PLL | 97 | | 6.3 | PLL parameters and specification | 97 | | 6.3.1 | Frequency ramp linearity definition: | 98 | | 6.3.2 | Frequency ramp settling time | 99 | | 7 | Analog-RF domain functional specification | 100 | | 7.1 | RF frontend (RF FE) | 100 | | 7.1.1 | On-chip analog sensor output | 100 | | 7.1.2 | RF FE specifications | 101 | | 7.2 | Analog baseband: amplifiers and filters | 102 | | 7.2.1 | Baseband characteristics | 103 | | 7.2.2 | Baseband requirements | 103 | | 8 | MADC domain functional specification | 106 | | 8.1 | MADC supply voltage requirements | 106 | | 8.2 | MADC specifications | 107 | | 8.3 | MADC timing diagrams | 109 | | 8.4 | MADC start-up sequence | 109 | | 8.5 | MADC conversion rate | 110 | | 8.5.1 | Sampling | 110 | | 8.5.2 | Conversion | 110 | | 8.5.3 | Tracking | 111 | | | | | V1.0 ## **Datasheet** ## Table of contents | 8.5.4 | ADC conversion rate | 111 | |--------|---------------------------------|-----| | 8.5.5 | ADC sampling rate | 111 | | 9 | On chip analog sensor | 112 | | 9.1 | Power sensor | 112 | | 9.2 | Temperature sensor | 112 | | 9.3 | Manual sensor conversion | 112 | | 10 | Enhanced functions | 114 | | 10.1 | CHIP ID readout | | | 10.2 | Data test mode | 114 | | 10.3 | CW mode | 114 | | 10.3.1 | Enabling the CW mode | 115 | | 10.3.2 | Baseband and ADC test mode | | | 10.4 | IRQ output | 118 | | 11 | Package | 119 | | 11.1 | Built-in antenna specifications | 121 | | | Glossary | 123 | | | Revision history | | | | Disalsiman | 120 | ### 1 Introduction New smart sensors for gesture recognition can be based on radar systems, in special case, *frequency-modulated continuous wave (FMCW)* radars. Those systems can comprise several blocks: *radio frequency (RF)* front-end, *analog base band (ABB)*, *analog-to-digital converter (ADC)*, *phase-locked loop (PLL)*, memory (*first in first out (FIFO)*), *serial peripheral interface (SPI)* and antennas. Smart sensors require a high level of integration, thus, the components listed above should be integrated in a single chip solution. BGT60UTR11AIP offers this level of integration in a single chip. ### 1.1 Product overview The core functionality of BGT60UTR11AIP is to transmit frequency-modulated continuous wave signal through the *transmitter (TX)* channel and receive the echo signal from the target object on the *receiver (RX)* channel. The receiver path includes a baseband filtering, a *variable gain amplifier (VGA)*, as well as an *ADC*. The digitized output is stored in a *FIFO* based memory. The data are transferred to an external host, *microcontroller unit (MCU)* or *application processor (AP)*, to run radar signal processing. A typical implementation of a sensor system consists of two main blocks: - Radar sensor (BGT60UTR11AIP) handles the RF signals and provides the sampled intermediate frequency (IF) signals - AP or microcontroller unit which captures and processes the digital radar signals Figure 2 Data flow in the complete radar sensor system # 1.2 BGT60UTR11AIP block diagram BGT60UTR11AIP block diagram is presented in the following figure. Figure 3 BGT60UTR11AIP block diagram ### Feature list: - Single supply voltage level of 1.8 V for both, digital and analog domains - Integrated low-dropout voltage regulator (LDO) to supply the digital domain - Separated 3.3 V supply for loop filter - RF-Frontend at 60 GHz covering frequencies from 57.4 to 63.0 GHz with 1 TX and 1 RX channels - Baseband chain consisting of high-pass filter (HPF), low noise VGA, and anti-aliasing filter (AAF) - 1 ADC channel with 12 bits resolution and up to 4 MSps sampling rate to sample the RX-IF channel - Integrated RF *PLL*, timers, counters and a *finite state machine (FSM)* to run sets of frames in standalone mode (no communication with *AP* or microcontroller unit required except first trigger and raw data transfer) - Full duplex FIFO structure as data buffer (49 kbit = 2048 words x 24 bits) - Standard *SPI* mode for configuration and status register read accesses - Dedicated power modes for power reduction - An external 38.4/40/76.8/80 MHz reference oscillator can be used as a system clock source - An internal frequency doubler is used in case the input clock is 38.4/40 MHz - built-in test equipment (BITE) for end of line (EOL) test in production at Infineon to verify RF performance - linear feedback shift register (LFSR) test pattern generator on chip for data transfer check - Fabricated with BiCMOS Infineon process technology - Housed in a laminate package - Antennas integrated in the package - 48 bits for unique CHIP ID for each device # 1.3 BGT60UTR11AIP pin definition and function The following figure shows the transparent top view of BGT60UTR11AIP laminate package with the pin and antenna number assignment. Figure 4 BGT60UTR11AIP pin and antenna number assignment The function of each pin is described in the following tables. Table 1 Ball definition | Ball | Function | |----------------------------------------|---------------------------------------------------------| | A1, A4, A5, A7, A8, B8, D8, E8, H1, H8 | VSS <sub>RF</sub> , VSS <sub>A</sub> , VSS <sub>D</sub> | | A2 | CLK | | A3 | IRQ | | B1 | DI | | C1 | DO | | D1 | CSN | | E1 | RST | | F1 | VDD <sub>IO</sub> | | A6, C8, F8, H6 | <i>VDD</i> <sub>RF</sub> | | G1 | <i>VDD</i> <sub>AD</sub> | | G8 | VDD <sub>VCO</sub> | | H2 | $V_{AREF}$ | | H3 | <i>VDD</i> <sub>LF</sub> | | H4 | VDD <sub>PLL</sub> | | H5 | OSC_CLK | | H7 | DIV | ### **Datasheet** 1 Introduction ### Table 2 Antenna definition | Antenna | Function | |---------|---------------| | TX1 | Transmitter 1 | | RX1 | Receiver 1 | # 1.3.1 IO and supply pins The following table gives an overview on the input/output pins of BGT60UTR11AIP. ### **Abbreviations:** - V<sub>IN</sub>: voltage input pin - V<sub>OUT</sub>: voltage output pin - D<sub>IN</sub>: digital input pin - D<sub>OUT</sub>: digital output pin - A<sub>IN</sub>: analog input pin - A<sub>OUT</sub>: analog output pin - GND<sub>D</sub>: digital ground connection - GND<sub>A</sub>: analog ground connection ## Table 3 BGT60UTR11AIP input/output pins | Symbol | Туре | Domain | Description | Туре | |---------|-------------------------------------------------------------|--------------------------|----------------------------------------|---------| | DIV | A <sub>OUT</sub> VDD <sub>RF</sub> VCO divided by 16 output | | Analog | | | OSC_CLK | A <sub>IN</sub> | <i>VDD</i> <sub>RF</sub> | Oscillator input | Analog | | CLK | D <sub>IN</sub> | VDD <sub>IO</sub> | SPI clock input | Digital | | CSN | D <sub>IN</sub> | <i>VDD</i> <sub>IO</sub> | SPI chip select input, active low | Digital | | DI | D <sub>IN</sub> | <i>VDD</i> <sub>IO</sub> | SPI signal from the host output (MOSI) | Digital | | DO | D <sub>OUT</sub> | <i>VDD</i> <sub>IO</sub> | SPI signal to the host input (MISO) | Digital | | RST | D <sub>IN</sub> | VDD <sub>IO</sub> | Hardware reset pin | Digital | | IRQ | D <sub>OUT</sub> | VDD <sub>IO</sub> | Interrupt output | Digital | The power supply pins are described in the following table. ## Table 4 BGT60UTR11AIP supply pins | Domain | Туре | Value | Description | Domain | |--------------------------|------------------|----------------|---------------------------------------------------|------------------------| | $\overline{VDD_{AD}}$ | V <sub>IN</sub> | 1.8 V | Analog and digital supply voltage | Analog-ADC,<br>Digital | | VDD <sub>IO</sub> | V <sub>IN</sub> | 1.2 V<br>1.8 V | IO pad supply voltage | Ю | | $V_{AREF}$ | V <sub>OUT</sub> | 1.2 V | Positive reference voltage output; for bypass cap | Analog-ADC | | VDD <sub>VCO</sub> | V <sub>IN</sub> | 1.8 V | Analog supply voltage to the VCO | Analog-RF | | <i>VDD</i> <sub>RF</sub> | V <sub>IN</sub> | 1.8 V | Analog supply voltage | Analog-RF | (table continues...) ## **Datasheet** # Table 4 (continued) BGT60UTR11AIP supply pins | Domain | Туре | Value | Description | Domain | |--------------------|------------------|-------|---------------------------------------------------------------------|------------| | VDD <sub>LF</sub> | V <sub>IN</sub> | 3.3 V | Analog supply voltage for the level shifter for the PLL loop filter | Analog-RF | | VDD <sub>PLL</sub> | V <sub>IN</sub> | 1.8 V | Analog supply voltage to the PLL | Analog-RF | | VSS <sub>RF</sub> | GND <sub>A</sub> | 0 V | Analog ground connection | Analog-RF | | VSS <sub>A</sub> | GND <sub>A</sub> | 0 V | Analog ground connection | Analog-ADC | | VSS <sub>D</sub> | $GND_D$ | 0 V | Digital ground connection | Digital | # 1.4 BGT60UTR11AIP functional block diagram BGT60UTR11AIP consists of some main functional blocks: - FSM which manage the complete chip - Register banks, see Chapter 4 - FIFO, 49 kbit = 2048 words x 24 bits - SPI, up to 50 MHz clock - · Two clock domains - system clock domain e.g. 38.4/40/76.8/80 MHz for PLL, ADC and FIFO - SPI clock e.g. 50 MHz - PLL, 3<sup>rd</sup> order sigma-delta based to perform *FMCW* ramp - RF frontend consisting of 1 RX channel, 1 TX channel, local oscillator (LO) generation and divider by 4/5, see Chapter 7.1 - ABB consisting of HPF, VGA and AAF, see Chapter 7.2 - 1 channel multi ADC, 12 bits differential SAR ADC interfaced to the ABB via a driver and to the FIFO via a multiplexer, see Chapter 8 - Antenna built in package, see Chapter 11 Figure 5 BGT60UTR11AIP functional overview ### **Datasheet** 2 General product specification ## 2 General product specification The reference for all specified data is the Infineon application board, available on request. # 2.1 Absolute maximum ratings ### Table 5 Absolute maximum ratings $T_b$ = -40 °C to 105 °C, all voltages with respect to ground, positive current flowing into pin (unless otherwise specified). Parameters not subject to production test. | Parameter | Symbol | Value | | | Unit | Condition | |----------------------|---------------------------|-------|------|------|------|---------------------------| | | | Min. | Тур. | Max. | | | | Supply Voltage | <i>VDD</i> <sub>AD</sub> | -0.3 | - | +2.0 | V | - | | Supply Voltage | VDD <sub>IO</sub> | -0.3 | - | +2.0 | V | - | | Supply Voltage | <i>VDD</i> <sub>RF</sub> | -0.3 | - | +2.0 | V | - | | Supply Voltage | <i>VDD</i> <sub>VCO</sub> | -0.3 | - | +2.0 | V | - | | Supply Voltage | <i>VDD</i> <sub>PLL</sub> | -0.3 | - | +2.0 | V | - | | Supply Voltage | <i>VDD</i> <sub>LF</sub> | -0.3 | - | +3.7 | V | - | | RF Input Power Level | $P_{RF}$ | - | - | +10 | dBm | At the RX input pad (die) | | Junction Temperature | $T_{\rm j}$ | -40 | - | +125 | °C | - | | Storage Temperature | $T_{\rm stg}$ | -40 | - | +150 | °C | - | ### Warning: Stresses above the maximum values listed here may cause permanent damage to the device. Maximum ratings are absolute ratings; exceeding only one of these values may cause irreversible damage to the integrated circuit. Exposure to conditions at or below absolute maximum rating but above the specified maximum operation conditions may affect device reliability and lifetime. Functionality of the device might not be given under these conditions. # 2.2 Range of functionality Table 6 Range of functionality | Parameter | Symbol | | Value | | | Condition | |----------------|---------------------------|------|-------|------|---|---------------------------------------| | | | Min. | Тур. | Max. | | | | Supply Voltage | <i>VDD</i> <sub>AD</sub> | 1.71 | 1.8 | 1.89 | V | Noise on each | | Supply Voltage | VDD <sub>IO</sub> | 1.14 | 1.2 | 1.26 | V | supply domain should not exceed | | | | 1.71 | 1.8 | 1.89 | | the level of 20 µVpp | | Supply Voltage | <i>VDD</i> <sub>RF</sub> | 1.71 | 1.8 | 1.89 | V | in the frequency | | Supply Voltage | <i>VDD</i> <sub>VCO</sub> | 1.71 | 1.8 | 1.89 | V | range 20 kHz -<br>1 MHz <sup>1)</sup> | | Supply Voltage | VDD <sub>PLL</sub> | 1.71 | 1.8 | 1.89 | V | 1 11112 | | Supply Voltage | <i>VDD</i> <sub>LF</sub> | 2.5 | 3.3 | 3.63 | V | | (table continues...) V1.0 ### **Datasheet** 2 General product specification ### Table 6 (continued) Range of functionality | Parameter | Symbol | | Value | 2 | Unit | Condition | |--------------------------------------|--------------------------|-----------|-------|------|------|---------------------------------------------------------------------------| | | | Min. Typ. | | Max. | | | | Chip Backside Temperature | T <sub>b</sub> | -20 | - | 70 | °C | Measured with the on chip temperature sensor | | Frequency Range | $f_{RF}$ | 57.4 | - | 63.0 | GHz | - | | Oscillator Input Clock Frequency | f <sub>OSC_CLK</sub> #1 | 75 | 80 | 85 | MHz | 1.8 V CMOS clock<br>78 MHz not allowed<br>(frequency doubler<br>disabled) | | | fosc_clk#2 <sup>2)</sup> | 37.5 | 40 | 42.5 | MHz | 1.8 V CMOS clock<br>39 MHz not allowed<br>(frequency doubler<br>enabled) | | Duty cycle of $f_{OSC\_CLK}$ | $f_{DUTOSC}$ | 45 | 50 | 55 | % | - | | Rise and Fall Time of $f_{OSC\_CLK}$ | t <sub>RS,FS,SYS</sub> | - | 2 | 6 | ns | - | | Phase Jitter of $f_{OSC\_CLK}$ | $J_{PHOSC}$ | - | 1 | - | ps | <i>BW</i> : 12 kHz to 20 MHz | <sup>1)</sup> This value will ensure no artifact/false target in the Range-Doppler map when it is calculated with a minimum of 8 chirps. # 2.3 Current consumption ### Table 7 Overall current consumption $VDD_X$ = 1.71 V to 1.89 V, $VDD_{LF}$ = 2.5 V to 3.3 V and $T_b$ = -20 °C to +70 °C. | Parameter | Symbol Value | | | | Unit | Condition | | |-------------------------------------|-----------------------|------|-------|---------------------|------|-----------|--| | | | Min. | Тур. | Max. | | | | | Idd Deep Sleep <sup>1)</sup> | Idd <sub>DS</sub> | 0.05 | 0.178 | 0.555 <sup>2)</sup> | mA | | | | Idd Idle <sup>3)</sup> | Idd <sub>Idle</sub> | - | 1.8 | - | mA | - | | | Idd Init0, 1RX + 1TX | Idd <sub>Init0</sub> | - | 3.2 | - | mA | - | | | Idd Init1, 1RX + 1TX <sup>4)</sup> | Idd <sub>Init1</sub> | - | 149 | - | mA | - | | | Idd Active, 1RX + 1TX <sup>5)</sup> | Idd <sub>Active</sub> | 133 | 174 | 220 | mA | - | | <sup>1)</sup> All registers in reset mode, $f_{SYS\_CLK}$ clock path disabled. <sup>2)</sup> In case $f_{OSC\_CLK}$ #2 is used as input clock, an internal doubler will be used to multiply the input frequency by two. The douber duty-cycle can be calibrated. See PLL interfaces and clock distribution, Reference clock distribution. <sup>2)</sup> The value at max refers to the max temperature, +70°C, and the max supply, 1.89 V. <sup>3)</sup> MADC band-gap running. <sup>4)</sup> Idd for the rest of interchirp similar to Init1. Device set in radar mode, DAC TX set to $31_{\rm D}$ . ### **Datasheet** 2 General product specification ## Table 8 VDD<sub>AD</sub> domain current consumption $VDD_X$ = 1.71 V to 1.89 V, $VDD_{LF}$ = 2.5 V to 3.3 V, $VDD_{IO}$ = 1.14 V to 1.26 V and $T_b$ = -20 °C to +70 °C. | Parameter | Symbol | Symbol Va | | | Unit | Condition | |-------------------------------------|------------------------|-----------|-------|---------------------|------|-----------| | | | Min. | Тур. | Max. | | | | Idd Deep Sleep <sup>1)</sup> | ADIdd <sub>DS</sub> | 0.05 | 0.147 | 0.490 <sup>2)</sup> | mA | - | | Idd Idle <sup>3)</sup> | ADIdd <sub>Idle</sub> | - | 2.0 | - | mA | - | | Idd Init0, 1RX + 1TX | ADIdd <sub>Init0</sub> | - | 2.5 | - | mA | - | | Idd Init1, 1RX + 1TX <sup>4)</sup> | ADIdd <sub>Init1</sub> | - | 3.3 | - | mA | - | | Idd Active, 1RX + 1TX <sup>5)</sup> | $ADIdd_{Active}$ | 2.1 | 3.3 | 6.2 | mA | - | - 1) All registers in reset mode, $f_{SYS\_CLK}$ clock path disabled. - 2) The value at max refers to the max temperature, +70°C, and the max supply, 1.89 V. - 3) MADC band-gap running. - 4) Idd for the rest of interchirp similar to Init1. - 5) Device set in radar mode, FIFO in low power mode, DAC TX set to $31_D$ for an output power of +5 dBm. ### Table 9 VDD<sub>PLL</sub> domain current consumption $VDD_X$ = 1.71 V to 1.89 V, $VDD_{LF}$ = 2.5 V to 3.3 V and $T_b$ = -20 °C to +70 °C. | Parameter | Symbol | Symbol Value | | | | Condition | | |-------------------------------------|--------------------------|--------------|--------|------|----|-----------|--| | | | Min. | Тур. | Max. | | | | | Idd Deep Sleep <sup>1)</sup> | PLLIdd <sub>DS</sub> | 0 | 0.0002 | 0.01 | mA | - | | | Idd Idle <sup>2)</sup> | PLLIdd <sub>Idle</sub> | - | 0.0002 | - | mA | - | | | Idd Init0, 1RX + 1TX | PLLIdd <sub>Init0</sub> | - | 0.9 | - | mA | - | | | Idd Init1, 1RX + 1TX <sup>3)</sup> | PLLIdd <sub>Init1</sub> | - | 7.9 | - | mA | - | | | Idd Active, 1RX + 1TX <sup>4)</sup> | PLLIdd <sub>Active</sub> | 5 | 8 | 10 | mA | - | | - 1) All registers in reset mode, $f_{SYS\_CLK}$ clock path disabled. - 2) MADC band-gap running. - 3) Idd for the rest of interchirp similar to Init1. - 4) Device set in radar mode, DAC TX set to 31<sub>D</sub>. ## Table 10 VDD<sub>LF</sub> domain current consumption $VDD_X$ = 1.71 V to 1.89 V, $VDD_{LF}$ = 2.5 V to 3.3 V and $T_b$ = -20 °C to +70 °C. | Parameter | Symbol Value | | | | Unit | Condition | | |-------------------------------------|-------------------------|------|--------|------|------|-----------|--| | | | Min. | Тур. | Max. | | | | | Idd Deep Sleep <sup>1)</sup> | LFIdd <sub>DS</sub> | 0 | 0.0002 | 0.01 | mA | - | | | Idd Idle <sup>2)</sup> | LFIdd <sub>Idle</sub> | - | 0.0002 | - | mA | - | | | Idd Init0, 1RX + 1TX | LFIdd <sub>Init0</sub> | - | 0.39 | - | mA | - | | | Idd Init1, 1RX + 1TX <sup>3)</sup> | LFIdd <sub>Init1</sub> | - | 0.39 | - | mA | - | | | Idd Active, 1RX + 1TX <sup>4)</sup> | LFIdd <sub>Active</sub> | 0.2 | 0.39 | 0.53 | mA | - | | - 1) All registers in reset mode, $f_{SYS\_CLK}$ clock path disabled. - 2) MADC band-gap running. - 3) Idd for the rest of interchirp similar to Init1. V1.0 ### **Datasheet** 2 General product specification 4) Device set in radar mode, DAC TX set to $31_{\rm D}$ . ## Table 11 VDD<sub>RF</sub> + VDD<sub>VCO</sub> domain current consumption $VDD_X$ = 1.71 V to 1.89 V, $VDD_{LF}$ = 2.5 V to 3.3 V and $T_b$ = -20 °C to +70 °C. | Parameter | Symbol | Symbol Value | | | | Condition | | |-------------------------------------|-------------------------|--------------|-------|-------|----|-----------|--| | | | Min. | Тур. | Max. | | | | | Idd Deep Sleep <sup>1)</sup> | RFIdd <sub>DS</sub> | 0 | 0.003 | 0.045 | mA | - | | | Idd Idle <sup>2)</sup> | RFIdd <sub>Idle</sub> | - | 0.005 | - | mA | - | | | Idd Init0, 1RX + 1TX | RFIdd <sub>Init0</sub> | - | 0.005 | - | mA | - | | | Idd Init1, 1RX + 1TX <sup>3)</sup> | RFIdd <sub>Init1</sub> | - | 137 | - | mA | - | | | Idd Active, 1RX + 1TX <sup>4)</sup> | RFIdd <sub>Active</sub> | 120 | 162 | 220 | mA | - | | - 1) All registers in reset mode, $f_{SYS\_CLK}$ clock path disabled. - 2) MADC band-gap running. - 3) Idd for the rest of interchirp similar to Init1. - 4) Device set in radar mode, DAC TX set to 31<sub>D</sub>. ### Table 12 VDD<sub>IO</sub> domain current consumption $VDD_{1O}$ = 1.71 V to 1.89 V and $T_b$ = -20 °C to +70 °C. | Parameter | Symbol | | Value | | Unit | Condition | |------------------------------|-------------------------|------|-------|-------------------|------|--------------| | | | Min. | Тур. | Max. | | | | Idd Deep Sleep <sup>1)</sup> | IOIdd <sub>DS</sub> | 0 | - | 0.1 <sup>2)</sup> | mA | Standard SPI | | Idd Active <sup>3)</sup> | IOIdd <sub>Active</sub> | 0 | - | 0.17 | mA | Standard SPI | - 1) All registers in reset mode, $f_{SYS}$ CLK clock path disabled. - 2) The value at max refers to the max temperature, +70°C, and the max supply, 1.89 V. - 3) Activity on SPI MISO and MOSI line. # 2.4 ESD integrity ## Table 13 ESD integrity Datasheet $VDD_X$ = 1.71 V to 1.89 V, $VDD_{LF}$ = 2.5 V to 3.3 V, $VDD_{IO}$ = 1.08 V to 1.32 V and $T_b$ = -20 °C to +70 °C. | Parameter | Symbol | Symbol Value | | | | Condition | | |-------------------------------------------|----------------------|--------------|------|-------|---|--------------------------------|--| | | | Min. | Тур. | Max. | | | | | ESD robustness, human body<br>model (HBM) | V <sub>ESD-HBM</sub> | -2000 | - | +2000 | V | According to JS-001. All pins. | | | ESD robustness, charge device model (CDM) | V <sub>ESD-CDM</sub> | -500 | - | +500 | V | According to JS-002. | | charge device model: Field-Induced Charged-Device Model ANSI/ESDA/JEDEC JS-002. Simulates charging/discharging events that occur in production equipment and processes. Potential for CDM ESD events occurs whenever there is metal-to-metal contact in manufacturing. 15 human body model: Human Body Model ANSI/ESDA/JEDEC JS-001 ( $R = 1.5 \text{ k}\Omega$ , C = 100 pF). V1.0 ## **Datasheet** 2 General product specification # 2.5 Thermal resistance ## Table 14 Thermal resistance $VDD_X$ = 1.71 V to 1.89 V, $VDD_{LF}$ = 2.5 V to 3.3 V, $VDD_{IO}$ = 1.08 V to 1.32 V and $T_b$ = -20 °C to +70 °C. | Parameter | Symbol | Value | | | Unit | Condition | | |----------------------------|-----------------|-------|------|------|------|--------------------------------------------|--| | | | Min. | Тур. | Max. | | | | | Package thermal resistance | R <sub>th</sub> | - | 35 | - | K/W | Chip backside<br>to ambient<br>temperature | | ### **Datasheet** 3 Shapes, frames and channel set definition ## 3 Shapes, frames and channel set definition This section is intended to provide the user with an overview on the overall modulation and power modes capabilities of BGT60UTR11AIP. Specifically the structure of timers, counters, shapes, channel set and frames will be presented. The section gives also a description of how the *FSM* is setting and controlling the *PLL* for the expected modulation shapes and sequences programmed by the host. ## 3.1 Shapes and frames The shape is the modulation chirp that should be performed by the PLL. Two basic shapes are allowed (see Shape definition): - Triangular shape: consisting of a frequency upchirp and a frequency downchirp - Saw-tooth shape: consisting of a frequency upchirp followed by a fast downchirp The shapes are set and enabled in the PLLx[0..7] registers (see PLL shape x register 0 and PLL shape x register 7) by the bit PLLx7:SH\_EN. Up to four different shapes can be programmed. If more than one shape is used, the lower shapes must be programmed (e.g. if 3 shapes are needed by the application, then x = 1...3). N\_SHAPE\_EN is the number of shapes enabled. Figure 6 Shape definition ### Shape group Each shape defined above can be repeated several times (see Shape group). The same shape repeated several times represents a shape group (SG). The repetition factor for the shape x is called REPSx and described in PLL shape x register 7. Each shape is repeated RSx = $2^{REPSx}$ times. Figure 7 Shape group After the last repetitions the FSM will enter, for a period PLLx7:T\_SED (see PLL shape x register 7), the power mode programmed according to what is specified in PLLx7:PD\_MODE (see PLL shape x register 7). After a shape group, the shape groups counter STAT1: SHAPE\_GRP\_CNT is incremented (see Status register 1). In Shape set an example of four programmed shape groups is shown. It represents a shape set. Figure 8 Shape set ### **Datasheet** 3 Shapes, frames and channel set definition ### **Frame** A frame, as shown in Example of one frame, is a sequence of shape sets followed by a specific power mode. Each shape set can be repeated several times. The repetition factor for the shape set x is called REPTx and described in Chirp control register 0. Each shape set is repeated RTx = 2<sup>REPTx</sup> times. The length of a frame is defined through CCR2: FRAME\_LEN (see Chirp control register 2), which is the number of shape groups to be executed. At each start of a frame, the first shape SHAPE1 together with the first channel set, CSU1+CSC1, is loaded. The number of frame groups the FSM will execute will be: • min(CCR2:FRAME\_LEN, N\_SHAPE\_EN \* RT) With RT $\leq$ (4096/shape groups) and CCR2:FRAME\_LEN < 4096. After the last shape group in a frame, the power mode from CCR1:PD\_MODE is used for the period programmed in CCR1:T FED instead of PPLx7:MODE for period PLLx7:T SED. Figure 9 Example of one frame ### **Maximum number of frames** - The overall frame generation starts after the wake-up period with the first frame - After the last frame CCR2: MAX\_FRAME\_CNT (see Chirp control register 2) is reached, the FSM will enter the deep sleep mode instead of the power mode defined at the end of the last but one frame - In order to trigger the chip again, a FSM reset is required Figure 10 Maximum number of frames ### 3.2 Channel set A channel set is a set of registers to control the configurations of the available transmit and receive channels. Each channel set can be repeated several times. The repetition factor for the channel set x is called REPCx and described in Channel set control x register. Each channel set is repeated RCx = 2^REPCx times. There are in total 10 channel sets of 3 different types acting in the specific "modes". 8 channel sets relate to the shapes (4 shapes x "up" and "down" segment settings) and two to the power modes, idle and deep sleep, respectively: - Deep sleep power mode is related to channel set CSDS and CSCDS - Idle mode is related to channel set CSI and CSCI ### **Datasheet** # infineon ### 3 Shapes, frames and channel set definition - 8 channel sets are defined for the shapes: - CSU1 ... CSU4 registers for upchirp - CSD1 ... CSD4 registers for downchirp - CSC1 ... CSC4 channel set configuration registers for up- and downchirp - Each shape from above has up to 2 channel sets CSUx and CSDx - In case triangular shape is used, CSUx and CSDx are applied - In case sawtooth shape is used, CSDx is skipped - Channel sets are repeated independent of the shapes - Channel set repetition factor tells how often a single channel set is repeated until the next channel set is loaded - On the channel set sequence: - The lower channel set number is followed by the next higher channel set number - In case the highest channel set number is reached, the next channel set loaded is channel set 1 - On the enabling sequence of channel sets: - In case not all channel sets are used, the lower number channel sets have to be used - In between the enabled channel sets must not be a disabled channel set - Eg: 2 channel sets expected: use only CS1 and CS2. In case 3 channel sets are expected, use only CS1, CS2, and CS3 - Start and end of channel set sequences: - After reset, the first channel set loaded is CS1 - After a frame starts the first channel set loaded will be CS1 Note: It would be preferable to have REPS = REPC. ### **Datasheet** 3 Shapes, frames and channel set definition ### 3.3 Power modes The following figure shows the flow chart on all possible power modes for the FSM. Figure 11 FSM flow chart ### **Power Management through the power modes** The power modes enable the host to have full flexibility on power consumption during each state of radar frame generation. A set of isolation registers (see Channel set control x register) enables/disables the different blocks of the chip. The power modes are managed by the FSM. ## 3.3.1 Mode descriptions In active, idle, and deep sleep mode the power mode can be defined in the CSCx register, Channel set control x register, for all channel sets: CSC1..4, CSI, CSCDS (CSUx = Channel Set Upchirp, CSDx = Channel Set Deep Sleep). ### **Active mode definition:** - During a shape: PLLx7:PD\_MODE = 0<sub>D</sub> - Power mode defined through registers CSx (CHS1..CHS4), same mode for up-/downchirp - Default Setting: all expected settings are enabled by the host ### Interchirp mode definition: - During a shape: PLLx7:PD\_MODE = 0<sub>D</sub> - Power mode basically same as active mode, exception: TX1 off (PAOFF) ### Idle mode definition: - After a shape: PLLx7:PD\_MODE = 1<sub>D</sub> - After a frame: CCR1:PD\_MODE = 1<sub>D</sub> - Idle mode is defined through CSCI - Wake-up from deep sleep for MAIN:TR WKUP The idle mode can be used as a low-power mode in between interchirp modes or after deep sleep mode to further reduce the overall power consumption while not entering the deep sleep mode. The wake-up times after Idle mode are faster compared to the ones after deep sleep mode. V1.0 ### **Datasheet** infineon 3 Shapes, frames and channel set definition ### **Entering deep sleep mode:** - After a frame: CCR1:PD\_MODE = 2<sub>D</sub> and CCR0:CONT\_MODE = 0<sub>B</sub> - Deep sleep mode is defined through CSCDS register (see Channel set control x register) - All blocks can be turned off - Internal system clock is also turned off to achieve extra power saving when CONT\_MODE = $0_B$ otherwise (CONT\_MODE = $1_B$ ) the clock is kept up to count the internal timer T\_FED/T\_SED during the deep sleep - In order to wake up the FSM from the deep sleep, the host has to program: - PACR1:OSCCLKEN = 1<sub>B</sub> to enable the clock gating - Then the first trigger can be applied via FRAME\_START Note: No re-configuration need to be performed as the register content is retained in deep sleep mode. ### **Entering deep sleep cont mode:** - After a shape: PLLx7: PD\_MODE = 2<sub>D</sub> and PLLx7:CONT\_MODE = 1<sub>B</sub> - After a frame: CCR1:PD\_MODE = 2<sub>D</sub> and CCR0:CONT\_MODE = 1<sub>B</sub> In case CCR0:CONT\_MODE = $\mathbf{1}_B$ is enabled the wake-up from deep sleep is done automatically. The internal system clock is kept running. ### In case of errors: If a FIFO overflow condition occurs, the FSM will bring the radar sensor into the deep sleep power mode even if the internal counters are holding the previous value, i.e., the FSM is not reset and a reset is required. In order to reset the FIFO, the host should send at least a MAIN:FIFO\_RESET command (see Main register). If the FIFO overflow occurs, the event is reported in FSTAT:FOF\_ERR (see FIFO status register) or in GSR0:FOF\_ERR (see Chapter 4.49). In this case the data inside a FIFO can be read from the host as long as no reset occurs. The flags FSTAT:FOF\_ERR and GSR0:FOF\_ERR are cleared after a reset. Note: Each time the SPI will access the chip, the system clock will be enabled internally for synchronization reasons. V1.0 ### **Datasheet** 3 Shapes, frames and channel set definition # 3.3.2 Power modes and timings This section presents the power modes and states that can be entered by the BGT60UTR11AIP FSM. # 3.3.3 Wake-up phase from "deep sleep" to "idle" After $VDD_D$ power up the main LDO will require 20 µs to settle $VDD_C$ . After the reset, the chip will move to a deep sleep state. The following figure describes the timing for waking up the chip. Figure 12 Deep sleep to idle transition Table 15 Transitions from deep sleep into idle | From # | To# | Description | Signals | Related<br>time | |--------|-----|---------------------------------------------------------------------------------|----------|-----------------| | #0 | | Chip is reset by host (see Hardware reset sequence) | | | | #0 | #1 | Host programs all registers needed for expected functionality | | | | #1 | | Host enables the oscillator: PACR1:OSCCLKEN= $1_{B}$ to enable the clock gating | | | | #1 | | Host starts the first trigger; it can be applied through MAIN:FRAME_START | | | | #1 | | Activate bandgap for MADC | | | | #1 | #2 | Time required to settle the ADC BG (charge of external cap) | | T_WU | | #2 | | Enable PLL, MADC, and SADC | | | | #2 | | MADC sends ready signal to FSM | madc_rdy | | ### 3 Shapes, frames and channel set definition # 3.3.4 Idle to interchirp then active Figure 13 Transition from idle to interchirp to active to interchirp again ### Table 16 Transition from idle to interchirp to active to interchirp | From<br># | To # | Description | Signals | Related time | |-----------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|--------------| | #1 | | Idle mode is activated | | | | #1 | | The user has to enable the bandgap (CSCI:BG_EN= 1 <sub>B</sub> in Channel set control x register) | | | | #1 | | In the case the memory is powered up after DS (SFCTL:FIFO_PD_MODE = $1_D$ ) the bandgap should be enabled delayed. This can be done by the user by programming CSCI:TR_BG_EN | | T_BG_EN | | #1 | #2 | If Idle mode comes after a deep sleep (see transition from deep sleep to idle). Wake up time can be used as offset for chirps in case multiple devices are triggered together by <i>SPI</i> broadcast for example | | T_WU | (table continues...) ## **Datasheet** 3 Shapes, frames and channel set definition Table 16 (continued) Transition from idle to interchirp to active to interchirp | From<br># | To # | Description | Signals | Related<br>time | |-----------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|------------------| | #1 | #2 | If Idle mode comes after an interchirp mode, the bandgap is already running | | T_SED | | #2 | | Interchirp Up mode is activated by selecting CSUx + CSCx register depending on the actual channel set (see Channel set up x register 0) | | | | #2 | | Host already enabled the blocks required by the PLL: $ CSx:VCO\_EN = 1_B $ | | | | #2 | | FSM sets power mode from CSUx + CSCx | | | | #2 | | FSM sets PACR1.RFILTSEL = 0 <sub>B</sub> | | | | #2 | #2a | In the case the memory is powered up after Idle (SFCTL:FIFO_PD_MODE = 2 <sub>D</sub> ) the MADC should be enabled delayed. This can be done by the user by programming CSCI:TR_MADC_EN | | T_MADC_EN | | #2a | | After T_MADC_EN is over, enable A gets active which gates CSxx_1:MADC_BBCHx_EN | | | | #2 | #2b | To save power there is the option to keep the PLL in reset state and enable the PLL delayed | | T_PLL_ISOP<br>D | | #2b | | After T_PLL_ISOPD is over, enable B gets active which gates CSCx:PLL_ISOPD | | | | #2 | #3 | The PLL needs some time to initialize the filter settings (see Chirp control register 3) | | T_INIT0 | | #3 | | Enable C gets active which gates following signals: PACR1.RFILTSEL, CSxx_0:VCO_EN, CSxx_0:FDIV_EN, CSCx:ABB_ISOPD, CSCx:RF_ISOPD | | | | #3 | #3a | To save power there is the option to close the feedback loop within the PLL delayed | | T_DIVEN | | #3a | | After T_DIVEN is over, enable D gets active which gates PACR2:TR_DIVEN | | | | #3 | #4 | The PLL needs again some time to settle the mode (see Chirp control register 0) | | T_INIT1 | | #4 | | PLL sends lock signal to FSM | PLL_lock | | | #4 | | FSM give ramp_start signal to PLL | RAMP_START | | | #4 | #5 | PLL needs some settling time before chirp can start. The PLL timer is running in parallel to the FSM timer. T_START will be evaluated during system testing | | T_START<br>(PLL) | | #5 | #9 | PLL will run the frequency chirp | | T_RAMP<br>(PLL) | | #4 | #6 | Delay PA enable | | T_PAEN | | #6 | | Active mode starts here | | | (table continues...) ## **Datasheet** 3 Shapes, frames and channel set definition # Table 16 (continued) Transition from idle to interchirp to active to interchirp | From<br># | To # | Description | Signals | Related<br>time | |-----------|------|-----------------------------------------------------------------------------------------------------------------------------------|---------------|-----------------| | #6 | | PA is enabled (PAON). | PAON | | | | | Host makes sure that PA is not ON before the chirp starts (>#5) | | | | #6 | | Baseband reset timer is enabled here based on the CSx:BB_RSTCNT value | | | | #6 | #7 | Delay after PA is enabled before the power measurement is started (if activated in CSx) | | T_PSSTART | | #6 | #7 | During this phase the baseband can settle | | T_SSTART | | #7 | | MADC is triggered for the active segment (Up) | MADC_TRIG | | | #7 | #8 | MADC starts acquiring the given number of samples (PLLx:APU in PLL shape x register 3). | | T_ACQUx | | #8 | | MADC has completed the acquisition of the expected number of samples | MADC_<br>DONE | | | #8 | | PA is disabled (PAOFF) This condition must be reached before #9 The condition is: T_PAEN + T_SSTART + T_ACQUx > T_START + T_RAMPx | PAOFF | | | #8 | | Interchirp up mode is activated again here (CSUx + CSCx) | | | | #9 | | PLL has completed the upchirp | | | | #9 | #10 | Programmable delay time (eg. 3 μs) | | T_END | | #10 | | Ramp completed | RAMP_DONE | | | #10 | #11 | Programmable delay time (eg. 1 μs) | | T_EDU | | #11 | | Interchirp up mode ends here | | | | #11 | | Interchirp down mode is programed here | | | 3 Shapes, frames and channel set definition ## 3.3.5 Saw-tooth shape timing In the saw-tooth mode, after a normal upchirp segment there will be a fast ramp down segment. The saw-tooth shape should be enabled in the bitfield PACR2:FSTDNEN (see PLL analog control register 2). For the sawtooth only CSU (Upchirp) is used (see Channel set up x register 0). The time T\_EDU (see PLL shape x register 2, PLLx2#) is applied after the segment is completed. See following figure. Figure 14 Saw-tooth shape timing # 3.3.6 Different power modes after shapes and shape groups After the downchirp shape, the chip can enter different power modes based on the settings (PLLx, CSx, CSCx): - Interchirp mode in-between shapes for fast chirp repetitions - Idle mode after shape groups in case of longer delay between shape groups and max power saving is required - Deep sleep + idle mode after shape groups in case if very long delays are expected ## 3.3.6.1 Idle after shape or shape groups The idle mode after a shape or shape groups can be set when a long time in low power mode between shapes is required. The following figure represents a time behavior continuation of what presented in Figure 13. ### **Datasheet** 3 Shapes, frames and channel set definition Figure 15 Idle mode after shape groups Table 17 End of shape and interchirp in-between shapes | From<br># | To # | Description | Signals | Related time | |-----------|--------|-----------------------------------------------------------------------------------|------------|--------------| | #11 | | Interchirp Dn mode is programed here (CSDx + CSCx) | | | | #11 | | FSM generates ramp_start signal | Ramp_start | | | PLL rel | lated: | | | | | #11 | #12 | Preparation for downchirp | | T_START | | #12 | #16 | downchirp time | | T_RAMP | | #16 | #17 | Some delay after downchirp is completed | | T_END | | FSM re | lated: | | | | | #11 | #13 | Some delay (see above T_PAEN) | | T_PAEN | | #13 | | Active mode is entered with settings from previous interchirp Dn mode (CSDx+CSCx) | | | | #13 | | PA is enabled (PAON) | PAON | | | | | Host make sure that PA is not on before the chirp starts (>#12) | | | ## (table continues...) ## **Datasheet** 3 Shapes, frames and channel set definition Table 17 (continued) End of shape and interchirp in-between shapes | From<br># | To # | Description | Signals | Related time | |-----------|------|-------------------------------------------------------------------------------------------------------------------------------------|---------------|--------------| | #13 | | Baseband reset timer is enabled here based on the CSx:BB_RSTCNT value | | | | #13 | #14 | During this phase the baseband can settle | | T_SSTART | | #14 | #15 | MADC starts acquiring the given number of samples (PLLx:APD in PLL shape x register 3). | MADC_TRIG | T_ACQDx | | #15 | | MADC has completed the acquisition of the expected number of samples | MADC_<br>DONE | | | #15 | | PA is disabled (PAOFF) This condition must be reached before #16 The condition is: T_PAEN + T_SSTART + T_ACQDx > T_START + T_RAMPx. | PAOFF | | | #15 | | Interchirp Dn mode is activated again here (CSDx + CSCx) | | | | #14 | #16 | FSM waits for PLL if ramp down to calculate #17 (TMREND) | | | | #16 | | PLL signals the end of the downchirp (ramp progress) | RampDN | | | #17 | | Temperature measurement is started (if activated in CSx). | | | | #17 | #18 | Time delay programmed by the host | | T_EDD | | #18 | #2 | Time programed by the host to stay in Idle mode | | T_SED | | #2 | | Same state #2 as in Figure 13 starts here | | | # 3.3.6.2 Interchirp in-between shapes Interchirp between shapes can be set when the required gap between two shapes is relative small (< 25 µs). ### **Datasheet** 3 Shapes, frames and channel set definition Figure 16 Interchirp in-between shapes Table 18 Interchirp in-between shapes | From # | To # | Description | Signals | Related time | |--------|------|-------------------------------------------------------------------------------------------------|---------|--------------| | #15 | | Interchirp Dn (CSDx + CSCx) is activated after active mode | | | | #16 | | PLL signals the end of the downchirp (ramp progress) | RampDN | | | #16 | #17 | Some delay after downchirp is completed | | T_END | | #17 | | PLL has completed its action | | | | #17 | | Temperature measurement is started (if activated in CSx). | | | | #17 | #18 | Time delay programmed by the host | | T_EDD | | #18 | #4 | The chip will remain in the same interchirp power state for the provided amount of time (T_EDD) | | T_SED | | #4 | | Same state #4 as in Figure 13 starts here | | | | #4 | | Interchirp up mode programed by FSM here (CSUx + CSCx) | | | ## 3 Shapes, frames and channel set definition # 3.3.6.3 Deep sleep continuous + idle wake-up after shape groups In deep sleep cont(inuous) mode after the shape group is completed, the FSM wakes up automatically after the programed time T\_SED. The internal clock is kept running during this time. Deep sleep cont is the only deep sleep power mode possible between shape groups. Figure 17 Deep sleep + idle wake-up after shape groups ### Table 19 Deep sleep cont + idle wake-up after shape groups | From # | To # | Description | Signals | Related time | |--------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------|---------|--------------| | #16 | #17 | Some delay after downchirp is completed | | T_END | | #17 | | PLL is completed its action | | | | #17 | | Temperature measurement is started (if activated in CSx). | | | | #17 | | Deep sleep cont mode is enabled. The difference to the normal deep sleep mode is, the $f_{\rm SYS\_CLK}$ is kept running to count the internal timers | | | | #17 | | The internal system clock $f_{SYS\_CLK}$ is kept running | | | | #17 | #18 | Time delay programmed by the host | | T_EDD | | #18 | #1 | The chip will be in deep sleep cont mode | | T_SED | | #1 | | Continuous trigger coming from the FSM | | | ### (table continues...) ## **Datasheet** 3 Shapes, frames and channel set definition # Table 19 (continued) Deep sleep cont + idle wake-up after shape groups | From # | To# | Description | Signals | Related time | |--------|-----|--------------------------------------------------|---------|--------------| | #1 | | Same start-up procedure as Figure 13 starts here | | | ## 3 Shapes, frames and channel set definition # 3.4 System constraints # 3.4.1 MADC sampling timing conditions and calculations The number of MADC samples during a frequency chirp (up or down segment of the shape) should fulfill some specific requirements. Figure 18 T\_RAMP timing conditions ## Table 20 T\_RAMP timing conditions | From<br># | To # | Description | Signals | Related time | |-----------|------|-----------------------------------------------------------------------------------------|---------|---------------------| | #4 | | PLL starts counting | | | | #4 | #5 | PLL starts | | T_START | | #5 | #9 | PLL performs the frequency upchirp, chirp from fstart (PLLx[1]:FSU) to fstop | | T_RAMP | | #6 | #8 | Active phase | | | | #4 | #7 | Time to start the MADC | | T_PAEN+T_S<br>START | | #6 | #7 | Delay after PA is enabled before the power measurement is started (if activated in CSx) | | T_PSSTART | | #7 | #8 | MADC sampling time for upchirp raw data | | T_ACQUX | (table continues...) ### **Datasheet** 3 Shapes, frames and channel set definition Table 20 (continued) T\_RAMP timing conditions | From<br># | To # | Description | Signals | Related<br>time | |-----------|------|-----------------------------------------------------------------------------------------------------|---------|-----------------| | #8 | #9 | End chirp margin T_ECM is needed to avoid transmission out of band. Empirically derived in system | | T_ECM | | #5 | #7 | Start chirp margin T_SCM is needed to avoid transmission out of band. Empirically derived in system | | T_SCM | ### **Summary:** ADC sampling rate $f_{ADC}$ SAMP (see Chapter 8.5.5): • $f_{ADC SAMP} = f_{ADC CLK}/ADC_DIV$ ADC acquisition time for Upchirp T\_ACQUx: • $T_ACQUx = APUx/f_{ADC\ SAMP}$ Where APU is the number of samples. End chirp margin T\_ECM is tested in system but assumed to be more than 0 µs: • T\_ECM > 0 μs, T\_SCM > 0 μs Condition on the data acquisition start time: T\_PAEN + T\_SSTART > T\_START Considering the start chirp margin TCM at the beginning: T\_PAEN +T\_SSTART - T\_SCM = T\_START Overall timing equation: T\_PAEN + T\_SSTART + T\_ACQUx + T\_ECM = T\_START + T\_RAMP ### **Example with fixed number of samples:** In case the user expects a fixed number of samples, the APU is set and T\_RAMP is calculated. The time for a frequency ramp T RAMP is: T\_RAMP (PLLx2#:RTU in PLL shape x register 2) = T\_PAEN + T\_SSTART + T\_ACQUx + T\_ECM - T\_START ### Example with fixed chirp-time (T\_RAMP): - T\_ACQUx = T\_RAMP (T\_SCM + T\_ECM) - APU = $(T_ACQUx * f_{ADC SAMP})$ , - APU (PLLx3#:APU in PLL shape x register 3) = $(T_RAMP (T_SCM + T_ECM)) * (f_{SYS_CLK}/ADC_DIV)$ ## 3.4.2 PLL frequency ramp setup The RF frequency ramps generated by the PLL are controlled through the PLLx registers (see PLL shape x register 0), where the bit fields FSU, RSU and RTU control the Upchirp of a shape and the registers FSD, RSD and RTD control the down chirp of a shape. The following description refers only to up chirp ramp setup. The given formulas can be adopted to down chirp ramps by replacing FSU by FSD, RSU by RSD and RTU by RTD. Each RF frequency ramp is defined by the start frequency programmed to FSU, the ramp slope programmed to RSU and the ramp time programmed to RTU. It must be noted that the slope in RSU is specified as frequency increment per clock cycle while the ramp time in RTU is specified as number of steps where a single step means 8 clock cycles. The relation between RSU and RTU is shown in the following figure. FRF[N+1] Figure 19 Relationship between RTU and RSU The value NFSU that is programmed to FSU bit field to control the ramp start frequency is a signed 2's complement number in the range of $-2^{23}$ ... $(2^{23} - 1)$ . The relation between the RF frequency $f_{RF}$ and NFSU is given by: $$f_{\rm RF} = 8f_{\rm SYS\_CLK} \left[ 4(N_{\rm DIVSET} + 2) + 8 + \frac{N_{\rm FSU}}{2^{20}} \right]$$ (1) where $f_{SYS\_CLK}$ is the frequency of the reference clock oscillator and $N_{DIVSET}$ is the value programmed to the bit field DIVSET in register PACR2 (default 20, see PLL analog control register 2). Accordingly the value N<sub>ESU</sub> can be calculated by this formula: $$N_{\rm FSU} = 2^{20} \left[ \frac{f_{\rm RF}}{8f_{\rm SYS~CLK}} - 4 \left( N_{\rm DIVSET} + 2 \right) - 8 \right]$$ (2) The value $N_{\rm RSU}$ that is programmed to RSU bit field to control the frequency increment per clock cycle is also a signed 2's complement number in the range of -2<sup>23</sup> ... (2<sup>23</sup> - 1). The relation between the RF frequency increment $\Delta f_{\rm RF}$ and N<sub>RSU</sub> is given by: $$\Delta f_{\rm RF} = 8 f_{\rm SYS\_CLK} \frac{N_{\rm RSU}}{2^{20}} \tag{3}$$ or $$N_{\rm RSU} = 2^{20} \frac{\Delta f_{\rm RF}}{8 f_{\rm SYS, CLK}} \tag{4}$$ Note: Both slope bit fields RSU and RSD can hold positive and negative values, so an up chirp can also be programmed with a falling ramp and a down chirp can be programmed with a rising ramp. The naming convention "up chirp" and "down chirp" are based on the assumption that a triangle shape always starts with the rising ramp. Therefore regardless of the actual ramp slope the up chirp registers always refer to the first chirp of a shape and the down chirp registers always refer to the 2nd chirp of a shape in triangle mode. ### PLL setup example 1 ( $f_{SYS}$ CLK = 80 MHz) With a reference clock frequency of 40 MHz and activated frequency doubler the recommended value for N<sub>DIVSET</sub> is 20, the default values. With these parameters the conversion formulas simplify to: ### **Datasheet** 3 Shapes, frames and channel set definition $$N_{\rm FSU} = 2^{20} \left[ \frac{f_{\rm RF}}{640 \,\text{MHz}} - 96 \right] \tag{5}$$ and $$N_{\rm RSU} = 2^{20} \frac{\Delta f_{\rm RF}}{640 \,\mathrm{MHz}} \tag{6}$$ With the PLL's 24 bit 2's complement frequency registers the total programmable RF frequency range is $56.32 \text{ GHz} \le f_{\text{RF}} \le 66.559 \text{ GHz}$ . This may be a wider range than the effectively achievable frequency range. To achieve a frequency ramp from 58 GHz to 62 GHz in 36 µs, the FSU register is programmed to: $$N_{\text{FSU}} = 2^{20} \left[ \frac{58 \text{ GHz}}{640 \text{ MHz}} - 96 \right] = -5636096 \stackrel{\frown}{=} AA0000_{\text{hex}}$$ (7) The ramp time bit field RTU is programmed to: $$N_{\text{RTU}} = \frac{t_{\text{ramp}}}{8 * T_{\text{SYS CLK}}} = 36 \,\mu\text{s} \frac{80 \,\text{MHz}}{8} = 360$$ (8) The frequency increment per clock cycle result to: $$\Delta f_{\rm RF} = \frac{f_{\rm RF, end} - f_{\rm RF, start}}{8 * N_{\rm RTU}} = \frac{62 \text{ GHz} - 58 \text{ GHz}}{8 * 360} = \frac{4 \text{ GHz}}{2880} = 1.3\overline{8} \text{ MHz}$$ (9) Accordingly the bit field RSU is programmed to: $$N_{\text{RSU}} = 2^{20} \frac{1.3\overline{8} \text{ MHz}}{640 \text{ MHz}} = 2275.\overline{5} \cong 2276 \cong 0008E4_{\text{hex}}$$ (10) Due to rounding errors from the above calculation, the ramp will end at a slightly different end frequency: $$f_{\text{RF, end}} = f_{\text{RF, start}} + 8 * N_{\text{RTU}} * \frac{640 \text{ MHz}}{2^{20}} N_{\text{RSU}} = 62.000781 \text{ GHz}$$ (11) ### PLL setup example 2 ( $f_{SYS}$ CLK = 76.8 MHz) With a reference clock frequency of 38.4 MHz and activated frequency doubler the recommended value for $N_{\text{DIVSET}}$ is 21. With these parameters the conversion formulas simplify to: $$N_{\rm FSU} = 2^{20} \left[ \frac{f_{\rm RF}}{614.4 \text{ MHz}} - 100 \right]$$ (12) and $$N_{\rm RSU} = 2^{20} \frac{\Delta f_{\rm RF}}{614.4 \,\rm MHz} \tag{13}$$ V1.0 ### **Datasheet** 3 Shapes, frames and channel set definition With the PLL's 24 bit 2's complement frequency registers the total programmable RF frequency range is $56.5248 \text{ GHz} \le f_{\text{RF}} \le 66.3552 \text{ GHz}$ . This may be a wider range than the effectively achievable frequency range. To achieve a frequency ramp from 58 GHz to 62 GHz in 36 µs, the FSU register is programmed to: $$N_{\text{FSU}} = 2^{20} \left[ \frac{58 \text{ GHz}}{614.4 \text{ MHz}} - 100 \right] = -5870933.\overline{3} \cong -5870933 \cong A66AAB_{\text{hex}}$$ (14) The ramp time bit field RTU is programmed to: $$N_{\text{RTU}} = \frac{t_{\text{ramp}}}{8 * T_{\text{SYSCLK}}} = 36 \,\mu\text{s} \frac{76.8 \,\text{MHz}}{8} = 345.6 \cong 346$$ (15) The frequency increment per clock cycle result to: $$\Delta f_{\rm RF} = \frac{f_{\rm RF, end} - f_{\rm RF, start}}{8*N_{\rm RTIJ}} = \frac{62 \,\text{GHz} - 58 \,\text{GHz}}{8*346} = \frac{4 \,\text{GHz}}{2768} = 1.44509 \,\text{MHz}$$ (16) Accordingly the bit field RSU is programmed to: $$N_{\text{RSU}} = 2^{20} \frac{1.44509 \,\text{MHz}}{6144 \,\text{MHz}} = 2466.28 \cong 2466 \stackrel{\frown}{=} 0009 A2_{\text{hex}}$$ (17) Due to rounding errors from the above calculation, the ramp will end at a slightly different end frequency: $$f_{\text{RF, start} = 614.4 \,\text{MHz}} \left[ 100 + \frac{N_{\text{FSU}}}{2^{20}} \right] = 58.0000002 \,\text{GHz}$$ (18) $$f_{\text{RF, end}} = f_{\text{RF, start}} + 8 * N_{\text{RTU}} * \frac{614.4 \text{ MHz}}{2^{20}} N_{\text{RSU}} = 61.99954 \text{ GHz}$$ (19) ### **Datasheet** 4 BGT60UTR11AIP registers #### **BGT60UTR11AIP** registers 4 An array of registers accessible via the SPI is used to control and program the states of the different blocks inside the chip. The registers are arranged in blocks of 24 bits each. Each block is identified by its unique address. The registers are accessed from the SPI module. The bit fields from each register are arranged in MSB first order. The following table gives an overview on the BGT60UTR11AIP registers. #### 4.1 **Abbreviations** Access modes on the registers: - r: readable register or bit field - w: writeable register or bit field - h: hardware writeable register or bit field Note: The reserved (RSVD) bits in the registers should not be modified. They should be kept in the reset state unless otherwise specified. This is also valid for the RSVD states of multi bit fields. #### Register overview - BGT60UTRxxAiP (ascending offset address) 4.2 Table 21 Register overview - BGT60UTRxxAiP (ascending offset address) | Short name | Long name | Offset address | Page<br>number | | |--------------|-----------------------------------------|---------------------------|----------------|--| | MAIN | Main register | 000 <sub>H</sub> | 38 | | | ADC0 | ADC control register | 001 <sub>H</sub> | 40 | | | CHIP_Version | Digital and RF version register | 002 <sub>H</sub> | 42 | | | STAT1 | Status register 1 | 003 <sub>H</sub> | 42 | | | PACR1 | PLL analog control register 1 | 004 <sub>H</sub> | 43 | | | PACR2 | PLL analog control register 2 | 005 <sub>H</sub> | 45 | | | SFCTL | SPI and FIFO control register | 006 <sub>H</sub> | 46 | | | CSI_0 | Channel set idle register 0 | 008 <sub>H</sub> | 48 | | | CSI_1 | Channel set idle register 1 | 009 <sub>H</sub> | 49 | | | CSI_2 | Channel set idle register 2 | 00A <sub>H</sub> | 50 | | | CSCI | Channel set control idle register | 00B <sub>H</sub> | 51 | | | CSDS_0 | Channel set deep sleep register 0 | 00C <sub>H</sub> | 52 | | | CSDS_1 | Channel set deep sleep register 1 | 00D <sub>H</sub> | 53 | | | CSDS_2 | Channel set deep sleep register 2 | 00E <sub>H</sub> | 54 | | | CSCDS | Channel set control deep sleep register | 00F <sub>H</sub> | 55 | | | CSUx_0 | Channel set up x register 0 | 010 <sub>H</sub> +(x-1)*7 | 56 | | | CSUx_1 | Channel set up x register 1 | 011 <sub>H</sub> +(x-1)*7 | 57 | | | CSUx_2 | Channel set up x register 2 | 012 <sub>H</sub> +(x-1)*7 | 58 | | | CSDx_0 | Channel set down x register 0 | 013 <sub>H</sub> +(x-1)*7 | 59 | | | CSDx_1 | Channel set down x register 1 | 014 <sub>H</sub> +(x-1)*7 | 60 | | (table continues...) ## **Datasheet** 4 BGT60UTR11AIP registers Table 21 (continued) Register overview - BGT60UTRxxAiP (ascending offset address) | Short name | Long name | Offset address | Page<br>number | |---------------|--------------------------------|---------------------------|----------------| | CSDx_2 | Channel set down x register 2 | 015 <sub>H</sub> +(x-1)*7 | 61 | | CSCx | Channel set control x register | 016 <sub>H</sub> +(x-1)*7 | 62 | | CCR0 | Chirp control register 0 | 02C <sub>H</sub> | 63 | | CCR1 | Chirp control register 1 | 02D <sub>H</sub> | 64 | | CCR2 | Chirp control register 2 | 02E <sub>H</sub> | 65 | | CCR3 | Chirp control register 3 | 02F <sub>H</sub> | 66 | | PLLx_0 | PLL shape x register 0 | 030 <sub>H</sub> +(x-1)*8 | 67 | | PLLx_1 | PLL shape x register 1 | 031 <sub>H</sub> +(x-1)*8 | 67 | | PLLx_2 | PLL shape x register 2 | 032 <sub>H</sub> +(x-1)*8 | 68 | | PLLx_3 | PLL shape x register 3 | 033 <sub>H</sub> +(x-1)*8 | 68 | | PLLx_4 | PLL shape x register 4 | 034 <sub>H</sub> +(x-1)*8 | 69 | | PLLx_5 | PLL shape x register 5 | 035 <sub>H</sub> +(x-1)*8 | 69 | | PLLx_6 | PLL shape x register 6 | 036 <sub>H</sub> +(x-1)*8 | 70 | | PLLx_7 | PLL shape x register 7 | 037 <sub>H</sub> +(x-1)*8 | 71 | | ADC1 | Sensor ADC register | 050 <sub>H</sub> | 72 | | RFT0 | RF test register 0 | 055 <sub>H</sub> | 72 | | EFUSE0 | EFUSE register 0 | 057 <sub>H</sub> | 74 | | EFUSE1 | EFUSE register 1 | 058 <sub>H</sub> | 74 | | PDFT0 | PLL test register 0 | 059 <sub>H</sub> | 75 | | CHIP_ID0 | Chip ID register 0 | 05D <sub>H</sub> | 75 | | CHIP_ID1 | Chip ID register 1 | 05E <sub>H</sub> | 76 | | CLK_IN | Clock input register | 05F <sub>H</sub> | 76 | | WU | Wake up register | 060 <sub>H</sub> | 77 | | STAT0 | Status register 0 | 061 <sub>H</sub> | 78 | | SENSOR_RESULT | Sensor ADC result register | 062 <sub>H</sub> | 79 | | FSTAT | FIFO status register | 063 <sub>H</sub> | 80 | # 4.3 Main register This register controls the top level behavior of the chip. ### **Datasheet** 4 BGT60UTR11AIP registers | 23 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | |------------------|-----|----|-------|-------------|---------------|----|-----|-----------------|--| | LDO_<br>MOD<br>E | MOD | | _STRE | MADC<br>LK_ | _BG_C<br>_DIV | RS | SVD | CW_<br>MOD<br>E | | | rw | rw | r | W | r | w | | r | rw | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----|----|----|----|-------------------|------|--------------|--------------|-------------------|-------------------|-------------------|---------------------|--------------------|-------------------|--------------|---------------------| | | RS | VD | | PU_R<br>ST_E<br>N | RSVD | PU_D<br>O_EN | PU_D<br>I_EN | PU_C<br>LK_E<br>N | PU_C<br>SN_E<br>N | PU_I<br>RQ_E<br>N | SPI_<br>BC_M<br>ODE | FIFO<br>_RES<br>ET | FSM_<br>RESE<br>T | SW_R<br>ESET | FRAM<br>E_ST<br>ART | | | r | | | rw | r | rw | rw | rw | rw | rw | rw | w | w | w | w | | Field | Bits | Туре | Description | |-------------|------|------|--------------------------------------------------------------------------------------------------| | FRAME_START | 0 | W | Start a frame generation: | | | | | 0 <sub>B</sub> No effect | | | | | 1 <sub>B</sub> Executes a frame start and clears this bit | | | | | Note: Can be stopped by executing a HW_RESET, SW_RESET or FSM_RESET. | | SW_RESET | 1 | w | Reset the complete chip: | | | | | 0 <sub>B</sub> No effect | | | | | $1_{B}\ldots$ Executes a software reset and clears this bit | | FSM_RESET | 2 | w | Reset the Finite State Machine: | | | | | 0 <sub>B</sub> No effect | | | | | $1_{B}\ldots$ Executes a FSM reset and clears this bit | | FIFO_RESET | 3 | w | Reset the FIFO: | | | | | 0 <sub>B</sub> No effect | | | | | $1_{\text{B}}$ Executes a FIFO reset and clears this bit | | SPI_BC_MODE | 4 | rw | Enables SPI broadcast mode: | | | | | 0 <sub>B</sub> Disabled | | | | | 1 <sub>B</sub> Enabled | | | | | Note: When enabled the output drivers of SPI pins are disabled to avoid | | | | | conflicts on shared MISO line. Can be used to program/trigger multiple devices at the same time. | | PU IRQ EN | 5 | rw | Enables pull-up of IRQ pin: | | PU_IRQ_EN | 3 | I VV | 0 <sub>B</sub> Disabled | | | | | 1 <sub>B</sub> Enabled | | PU_CSN_EN | 6 | rw | Enables pull-up of CSN pin: | | PU_CSN_EN | 6 | I VV | 0 <sub>B</sub> Disabled | | | | | 1 <sub>B</sub> Enabled | | DIL CLK EN | 7 | w | | | PU_CLK_EN | 7 | rw | Enables pull-up of CLK pin: 0 <sub>B</sub> Disabled | | | | | $1_{\rm B}$ Enabled | | DIL DI EN | 0 | W1 | | | PU_DI_EN | 8 | rw | Enables pull-up of DI pin: | | | | | 0 <sub>B</sub> Disabled | | /+ | 1 | | 1 <sub>B</sub> Enabled | (table continues...) ### **Datasheet** ## (continued) | Field | Bits | Туре | Description | |-------------------|--------|------|-----------------------------------------------------------------------------------------------------------------------------------| | PU_DO_EN | 9 | rw | Enables pull-up of DO pin: | | | | | 0 <sub>B</sub> Disabled | | | | | 1 <sub>B</sub> Enabled | | RSVD | 10, | r | Reserved | | | 15:12, | | | | | 18:17 | | | | PU_RST_EN | 11 | rw | Enables pull-up of RST pin: | | | | | 0 <sub>B</sub> Disabled | | | | | 1 <sub>B</sub> Enabled | | CW_MODE | 16 | rw | Continuous wave mode: | | | | | 0 <sub>B</sub> Normal mode | | | | | 1 <sub>B</sub> Continuous wave mode | | | | | Note: When active no shapes are executed but PLL, RF, ADC run with values programmed in PDFT0, PDFT1 and channel set 1 registers. | | MADC_BG_CLK | 20:19 | rw | MADC bandgap clock frequency divider value: | | _DIV | | | 0 <sub>D</sub> Bandgap clock off | | | | | 1 <sub>D</sub> Divider value is 1 | | | | | 2 <sub>D</sub> Divider value is 2 | | | | | 3 <sub>D</sub> Divider value is 4 | | | | | Note: not clock tree balanced | | LOAD_STRENG<br>TH | 22:21 | rw | LDO dummy load to smooth current peaks (over and under shoots of VDD <sub>C</sub> caused by toggling of digital logic): | | | | | 0 <sub>D</sub> Disabled | | | | | 1 <sub>D</sub> 100 μA (current in the dummy load) | | | | | 2 <sub>D</sub> 200 μA (current in the dummy load) | | | | | 3 <sub>D</sub> 400 μA (current in the dummy load) | | LDO_MODE | 23 | rw | The LDO settling time is defined by: | | | | | 0 <sub>B</sub> Low power (50 μA), slow settling time | | | | | 1 <sub>B</sub> High power (100 μA), fast settling time | # 4.4 ADC control register The bits in this register are used to set properly the ADC in the RX chain. ADC0 Offset address: $001_{\rm H}$ ADC control register Reset value: $0A\ 0240_{\rm H}$ ### **Datasheet** 4 BGT60UTR11AIP registers | | | | | | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |------|------|------|-------------------|--------------|---------|-----|-----------|----|---------|--------------------|----|--------|-----|----|-------------| | | | | | | | | | | ADC_DIV | | | | | | | | | | | | | | | | | | | r | W | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | ADC. | _DIV | RSVD | TRIG<br>_MAD<br>C | MSB_<br>CTRL | TRACK_0 | CFG | DSCA<br>L | S | гс | BG_C<br>HOP_<br>EN | BG | _TC_TF | RIM | | OVERS<br>FG | | r | w | r | w | rw | rw | | rw | r | W | rw | | rw | | r | w | | Field | Bits | Туре | Description | |--------------|------|------|---------------------------------------------------------------------| | ADC_OVERS_CF | 1:0 | rw | ADC oversampling configuration: | | G | | | 0 <sub>D</sub> No oversampling (standard 11 bits conversion) | | | | | 1 <sub>D</sub> Reserved | | | | | 2 <sub>D</sub> Reserved | | | | | 3 <sub>D</sub> Reserved | | BG_TC_TRIM | 4:2 | rw | Temperature coefficient trimming (static): | | | | | 0 <sub>D</sub> Minimum value | | | | | 7 <sub>D</sub> Maximum value | | BG_CHOP_EN | 5 | rw | Enables chopping within the bandgap: | | | | | 0 <sub>B</sub> Disabled | | | | | 1 <sub>B</sub> Enabled | | STC | 7:6 | rw | Sample time control: | | | | | 0 <sub>D</sub> 50 ns | | | | | 1 <sub>D</sub> 100 ns | | | | | 2 <sub>D</sub> 200 ns | | | | | 3 <sub>D</sub> 400 ns | | DSCAL | 8 | rw | Disables startup calibration: | | | | | 0 <sub>B</sub> Enabled | | | | | 1 <sub>B</sub> Disabled | | TRACK_CFG | 10:9 | rw | Tracking conversion configuration bits: | | | | | 0 <sub>D</sub> No sub conversion | | | | | 1 <sub>D</sub> 1 sub conversion | | | | | 2 <sub>D</sub> 3 sub conversions | | | | | 3 <sub>D</sub> 7 sub conversions | | | | | Note: Sub conversions are executed and averaged. | | MSB_CTRL | 11 | rw | MSB decision time selection during calibration and conversion: | | | | | 0 <sub>B</sub> Single MSB decsion time | | | | | 1 <sub>B</sub> Double MSB decsion time | | TRIG_MADC | 12 | W | Trigger for manual ADC conversion: | | | | | 0 <sub>B</sub> No effect | | | | | 1 <sub>B</sub> Executes a single ADC conversion and clears this bit | | RSVD | 13 | r | Reserved | (table continues...) Datasheet ### **Datasheet** #### (continued) | Field | Bits | Туре | Description | |---------|-------|------|-------------------------------------------------------------------------------------------------------------------------------------| | ADC_DIV | 23:14 | rw | ADC sampling frequency divider value. The actual sampling frequency will be f <sub>ADC_SAMP</sub> = f <sub>ADC_CLK</sub> / ADC_DIV: | | | | | 0 <sub>D</sub> 19 <sub>D</sub> Reserved | | | | | 20 <sub>D</sub> Minimum divider value | | | | | 1023 <sub>D</sub> Maximum divider value | | | | | Note: A typical value is $33_D$ resulting in $f_{ADC\_SAMP} = 2.42$ MS/s (@ $f_{SYS\_CLK} = 80$ MHz) | ## 4.5 Digital and RF version register The register CHIP\_Version provides information regarding the digital code version, the RF block version, and the antenna configuration (number of channels, position of the antennas e.g.). It is used by the driver to configure the device properly according to the information below. CHIP\_Version Offset address: $002_{H}$ Digital and RF version register Reset value: 00 070C<sub>H</sub> 23 22 21 20 19 17 18 16 **RSVD RSVD RSVD** r 15 12 5 14 13 11 10 8 6 3 2 0 RF\_ID DIGITAL\_ID | Field | Bits | Туре | Description | |------------|--------|------|------------------------------------| | RF_ID | 7:0 | r | Revision of analog logic: | | | | | 12 <sub>D</sub> BGT60UTR11AiP | | | | | Note: EES sample: 7 <sub>D</sub> | | DIGITAL_ID | 15:8 | r | Revision of digital control logic: | | | | | 7 <sub>D</sub> BGT60UTR11AiP | | RSVD | 23:16, | r | Reserved | ## 4.6 Status register 1 The status register provides internal counter values for the actual number of frames and shapes. They are also provided to the data header. However, it should be mentioned that for all status registers, STAT0, STAT1, and FSTAT, with the exception of the FIFO status and error flags, updates to each status register field can happen on different timing events relative to FSM states and the field content should be treated independently from one-another. In CW mode the status bits can be read properly after eg. 100µs. **STAT1** Offset address: $003_{H}$ Status register 1 Reset value: $00\ 0000_{H}$ ### **Datasheet** 4 BGT60UTR11AIP registers 21 FRAME\_CNT 15 FRAME\_CNT SHAPE\_GRP\_CNT | Field | Bits | Туре | Description | |-------------|-------|------|------------------------------------------------------------------------------------------------------------------------------------| | SHAPE_GRP_C | 11:0 | rh | Shape group counter: | | NT | | | 0 <sub>D</sub> Reset value / rollover value after maximum value reached | | | | | 4095 <sub>D</sub> Maximum value | | FRAME_CNT | 23:12 | rh | Frame counter: | | | | | 0 <sub>D</sub> Reset value / rollover value after maximum value reached | | | | | 4095 <sub>D</sub> Maximum value | | | | | Note: This field is for debug only. FRAME_CNT info should not be used when endless mode enabled (please check CCR2:MAX_FRAME_CNT). | #### PLL analog control register 1 4.7 The bits in this register are used to properly set the PLL. PACR1 Offset address: 004<sub>H</sub> PLL analog control register 1 Reset value: 19 6524<sub>H</sub> | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |--------------|------|------|--------------|----|--------------|----|----| | OSCC<br>LKEN | LFEN | CPEN | BIAS<br>FORC | | LOCK<br>FORC | | | | rw | rw | rw | rw | | rw | | rw | | 15 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|----|------|------------|--------------|------|-----|-----------|------------|------|-----|------------|------|------|------------| | LOCKSEL | | RSVD | RLFS<br>EL | RFILT<br>SEL | VREF | SEL | U2IE<br>N | BGAP<br>EN | VDIG | REG | DIGP<br>ON | VANA | AREG | ANAP<br>ON | | rw | | r | rw | rw | rw | | rw | rw | rv | v | rw | n | w | rw | | Field | Bits | Туре | Description | | |---------|------|------|-------------------------------------------------------|--| | ANAPON | 0 | rw | Enables the power of the analog regulator: | | | | | | 0 <sub>B</sub> Disabled | | | | | | 1 <sub>B</sub> Enabled | | | VANAREG | 2:1 | rw | Selects the output voltage of analog regulator: | | | | | | 0 <sub>D</sub> 1.44 V | | | | | | 1 <sub>D</sub> 1.50 V | | | | | | 2 <sub>D</sub> 1.55 V | | | | | | $3_D \dots 1.60 \text{ V } (@V_{bg} = 1.2 \text{ V})$ | | (table continues...) ### **Datasheet** 4 BGT60UTR11AIP registers ## (continued) | Field | Bits | Туре | Description | |----------|-------|------|-------------------------------------------------------------------------------| | DIGPON | 3 | rw | Enables the power of the digital regulator: | | | | | 0 <sub>B</sub> Disabled | | | | | 1 <sub>B</sub> Enabled | | VDIGREG | 5:4 | rw | Selects the output voltage of digital regulator: | | | | | 0 <sub>D</sub> 1.44 V | | | | | 1 <sub>D</sub> 1.50 V | | | | | 2 <sub>D</sub> 1.55 V | | | | | $3_D \dots 1.60 \text{ V } (@V_{bg} = 1.2 \text{ V})$ | | BGAPEN | 6 | rw | Enables bandgap reference: | | | | | 0 <sub>B</sub> Disabled | | | | | 1 <sub>B</sub> Enabled | | U2IEN | 7 | rw | Enables voltage-to-current converter: | | | | | 0 <sub>B</sub> Disabled | | | | | 1 <sub>B</sub> Enabled | | VREFSEL | 9:8 | rw | Selects the reference voltage/common mode level of loop filter: | | | | | 0 <sub>D</sub> 433 mV | | | | | 1 <sub>D</sub> 506 mV | | | | | 2 <sub>D</sub> 578 mV | | | | | 3 <sub>D</sub> 650 mV | | RFILTSEL | 10 | rw | Selects the resistance R <sub>filt</sub> of the reference filter: | | | | | $0_B \dots R_{filt} = 100 k\Omega$ | | | | | $1_B \dots R_{filt} = 1 M\Omega$ | | | | | Note: Switch together with CPEN from $0_B$ to $1_B$ to improve start-up time! | | RLFSEL | 11 | rw | Selects the resistance R <sub>lf</sub> inside the loop filter: | | | | | $0_B \dots R_{lf} = 5 k\Omega$ | | | | | $1_{B} \dots R_{lf} = 7 k\Omega$ | | RSVD | 12 | r | Reserved | | LOCKSEL | 15:13 | rw | Selects the lock detection window: | | | | | 0 <sub>D</sub> 0.265 ns | | | | | 1 <sub>D</sub> 0.5 ns | | | | | 2 <sub>D</sub> 1.0 ns | | | | | 3 <sub>D</sub> 1.5 ns | | | | | 4 <sub>D</sub> 2.0 ns | | | | | 5 <sub>D</sub> 2.8 ns | | | | | 6 <sub>D</sub> 3.8 ns | | | | | 7 <sub>D</sub> 4.6 ns | | LOCKFORC | 16 | rw | Forces the lock signal: | | | | | 0 <sub>B</sub> Lock not forced | | | | | 1 <sub>B</sub> Lock forced (to high) | (table continues...) ### **Datasheet** 4 BGT60UTR11AIP registers ### (continued) | Field | Bits | Туре | Description | |----------|-------|------|--------------------------------------------------------------------------------------------------------| | ICPSEL | 19:17 | rw | Selects the charge pump current: | | | | | 0 <sub>B</sub> 40 μA | | | | | 1 <sub>B</sub> 80 μA | | | | | 2 <sub>B</sub> 120 μA | | | | | 3 <sub>B</sub> 160 μA | | | | | 4 <sub>B</sub> 200 μA | | | | | 5 <sub>B</sub> 240 μA | | | | | 6 <sub>B</sub> 280 μA | | | | | 7 <sub>B</sub> 280 μA | | BIASFORC | 20 | rw | Enables fixed biasing inside charge pump: | | | | | 0 <sub>B</sub> Disabled (Bias regulation loop active) | | | | | 1 <sub>B</sub> Enabled (Bias regulation loop deactivated) | | CPEN | 21 | rw | Enables charge pump: | | | | | 0 <sub>B</sub> Disabled | | | | | 1 <sub>B</sub> Enabled | | LFEN | 22 | rw | Enables loop filter: | | | | | 0 <sub>B</sub> Disabled | | | | | 1 <sub>B</sub> Enabled | | OSCCLKEN | 23 | rw | Enables system clock (SYS_CLK): | | | | | 0 <sub>B</sub> Disabled | | | | | 1 <sub>B</sub> Enabled | | | | | Note: This bit is controlled by FSM during operation. After deep sleep this | | | | | bit should be enabled by the host. Before the MAIN:FRAME_START is raised the OSCCLKEN must be enabled! | # 4.8 PLL analog control register 2 The bits in this register are used to properly set the PLL. Offset address: PACR2 $005_{H}$ PLL analog control register 2 Reset value: 04 0014<sub>H</sub> 22 21 20 18 17 16 **TRIV FSDN** TR\_DIVEN **RSVD DTSEL REG TMR** rw 0 **DIVE FSTDNEN FSDNTMR DIVSET** N rw ### **Datasheet** 4 BGT60UTR11AIP registers | Field | Bits | Туре | Description | |----------|-------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------| | DIVSET | 4:0 | rw | Set fixed part of integer division factor: | | | | | 0 <sub>D</sub> 19 <sub>D</sub> Reserved | | | | | 20 <sub>D</sub> valid for 80 MHz system clock | | | | | 21 <sub>D</sub> valid for 76.8 MHz or 38.4 MHz system clock | | | | | 22 <sub>D</sub> 31 <sub>D</sub> Reserved | | | | | Note: Consider offset of 2 | | DIVEN | 5 | rw | Enables divider: | | | | | 0 <sub>B</sub> Disabled (input clock of divider gated) | | | | | 1 <sub>B</sub> Enabled | | FSTDNEN | 7:6 | rw | Enables fast down chirp | | | | | 0 <sub>D</sub> Disabled | | | | | 1 <sub>D</sub> Reserved | | | | | 2 <sub>D</sub> Enabled fast down chirp | | | | | 3 <sub>D</sub> Reserved | | FSDNTMR | 16:8 | rw | Defines the time for the PLL loop filter discharge during fast down chirp operation. When FSTDNTMR = $0_D$ and FSTDNEN $\neq 0_D$ , the fast down chirp | | | | | length is internally assigned to a default value (@typ f <sub>SYS_CLK</sub> ): T_FSTDN = (FSTDNTMR + 1) * T <sub>SYS_CLK</sub> | | | | | $0_{\text{D}}4_{\text{D}}$ Reserved | | | | | 5 <sub>D</sub> 75 ns | | | | | 6 <sub>D</sub> 511 <sub>D</sub> Reserved | | TRIVREG | 17 | rw | Set regulator off state to tristate (for both analog and digital | | TRIVILE | 1 | | regulator): | | | | | 0 <sub>B</sub> Off state is 0.0 V | | | | | 1 <sub>B</sub> Off state is tristate | | | | | Note: Setting active for digital regulator if DIGPON = $0_B$ or ANAPON = $0_B$ . | | DTSEL | 19:18 | rw | Select PFD dead time / dead zone: | | | | | 0 <sub>D</sub> 180 ps to 350 ps | | | | | 1 <sub>D</sub> 270 ps to 510 ps | | | | | 2 <sub>D</sub> 360 ps to 680 ps | | | | | 3 <sub>D</sub> 450 ps to 840 ps | | RSVD | 20 | r | Reserved | | TR_DIVEN | 23:21 | rw | Time for T_DIVEN. Defines the delay after PACR2:DIVEN is handed over to PLL and pll_rst_n is released. Running in parallel to T_INIT1. | | | | | $T_DIVEN = (TR_DIVEN * 32 + 1) * T_{SYS_CLK}$ : | | | | | 0 <sub>D</sub> Minimum value | | | | | 7 <sub>D</sub> Maximum value | # 4.9 SPI and FIFO control register This register is used to configure the SPI and FIFO. Datasheet **SFCTL** Offset address: $006_{\rm H}$ SPI and FIFO control register Reset value: $79\,6000_{\rm H}$ 46 ### **Datasheet** 4 BGT60UTR11AIP registers 19 16 23 22 21 20 MISO PAD\_ **PREF LFSR RSVD** MOD IX\_E \_HS\_ \_EN READ Ε N rw 15 12 11 10 9 8 7 4 3 FIFO\_PD\_MO DE FIFO\_CREF | Field | Bits | Туре | Description | |------------------|--------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | FIFO_CREF | 12:0 | rw | FIFO compare reference defines the compare filling status for interrupt and CREF reporting. When filling status is > FIFO_CREF an interrupt is issued: | | | | | $0_{\text{D}}$ Minimum value is 0, interrupt generated in case first sample is written into FIFO | | | | | 2047 <sub>D</sub> Maximum value in case FIFO is full with 2048 memory locations | | RSVD | 13,<br>23:20 | r | Reserved | | FIFO_PD_MOD | 15:14 | rw | RAM power mode for power saving (power switch): | | E | | | 0 <sub>D</sub> FIFO RAM always powered up | | | | | $1_{D}\dots$ FIFO RAM powered down during Deepsleep and powered up after Deepsleep | | | | | $2_{\rm D}$ FIFO RAM powered down during Deepsleep + Idle and powered up after Idle | | | | | 3 <sub>D</sub> Reserved | | | | | Note: RAM is only powered down when FIFO is empty. | | MISO_HS_REA<br>D | 16 | rw | Change working edge of SPI DO (MISO) to enable higher SPI frequencies (>= 25 MHz): | | | | | 0 <sub>B</sub> MISO data is sent with falling edge of SPI_CLK | | | | | 1 <sub>B</sub> MISO data is sent with rising edge of SPI_CLK | | | | | Note: $HS_RD = 0_B$ can only be used for a $f_{SPI_CLK}$ less than 25 MHz. For high speed transfer please check the timing of the SPI master and adjust settings accordingly. The setting becomes active when the last bit of FSCTL is clocked out and it affects MISO immediately. | | LFSR_EN | 17 | rw | Enable LFSR data generation: | | | | | 0 <sub>B</sub> Disabled | | | | | 1 <sub>B</sub> Enabled | | | | | Note: LFSR should be enabled after a FIFO reset to ensure an empty FIFO. | | PREFIX_EN | 18 | rw | Enables the prefix data header written into the FIFO prior to the sampling data of each chirp: | | | | | 0 <sub>B</sub> Disabled | | | | | 1 <sub>B</sub> Enabled | | PAD_MODE | 19 | rw | SPI pad driver mode to control the slew rate: | | | | | 0 <sub>B</sub> Normal mode | | | | | 1 <sub>B</sub> Strong mode | ### **Datasheet** # 4.10 Channel set idle register 0 The channel set registers together with the channel set control registers defines the RF and baseband behavior during the shapes. CSI\_0 Offset address: 008<sub>H</sub> Channel set idle register 0 Reset value: 00 0000<sub>H</sub> 23 22 21 20 19 18 17 16 RSVD ABB1 \_AAF \_CTR L RSVD 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 RX1M RX1L LO D LO D | RSVD | | l | LO_D<br>IST1_<br>EN | _ | RSVD | FDIV<br>_EN | TEMP<br>_MEA<br>S_EN | VCO_<br>EN | RSVD | PD1_<br>EN | TX1_<br>EN | | |------|------|-----|---------------------|------|------|-------------|----------------------|------------|------|------------|------------|--| | r | r\n/ | rw. | rw. | r\n/ | r | rw. | r\n/ | rw. | r | rw. | r\A/ | | | Field | Bits | Туре | Description | |-------------|--------|------|----------------------------------------------------------------------| | TX1_EN | 0 | rw | Enables the DAC and power amplifier of TX1: 0 <sub>B</sub> Disabled | | | | | 1 <sub>B</sub> Enabled | | PD1_EN | 1 | rw | Enables the power detector of TX1: 0 <sub>B</sub> Disabled | | | | | 1 <sub>B</sub> Enabled | | RSVD | 3:2, | r | Reserved | | | 9:7, | | | | | 19:14, | | | | | 23:21 | | | | VCO_EN | 4 | rw | Enables the VCO: | | | | | 0 <sub>B</sub> Disabled | | | | | 1 <sub>B</sub> Enabled | | TEMP_MEAS_E | 5 | rw | Enables the temperature sensor: | | N | | | 0 <sub>B</sub> Disabled | | | | | 1 <sub>B</sub> Enabled | | FDIV_EN | 6 | rw | Enables the VCO frequency divider: | | | | | 0 <sub>B</sub> Disabled | | | | | 1 <sub>B</sub> Enabled | | | | | Note: DIV output | | LO_DIST2_EN | 10 | rw | Enables the local oscillator distribution buffer to RX1 channel: | | | | | 0 <sub>B</sub> Disabled | | | | | 1 <sub>B</sub> Enabled | | LO_DIST1_EN | 11 | rw | Enables the local oscillator distribution buffer to TX1 channel: | | | | | 0 <sub>B</sub> Disabled | | | | | 1 <sub>B</sub> Enabled | ### **Datasheet** ### (continued) | Field | Bits | Туре | Description | |-------------------|------|------|-----------------------------------------------------------------------------------------------------------------------------------| | RX1LOBUF_EN | 12 | rw | Enables the local oscillator buffer to the mixer on channel 1: $0_B \dots$ Disabled $1_B \dots$ Enabled | | RX1MIX_EN | 13 | rw | Enables the mixer on channel 1: 0 <sub>B</sub> Disabled 1 <sub>B</sub> Enabled | | ABB1_AAF_CTR<br>L | 20 | rw | Selection of analog base band anti-aliasing filter frequency on channel 1: $0_B \dots 600 \text{ kHz} \\ 1_B \dots 1 \text{ MHz}$ | ## 4.11 Channel set idle register 1 The channel set registers together with the channel set control registers defines the RF and baseband behavior during the shapes. CSI\_1 Offset address: 009<sub>H</sub> Channel set idle register 1 Reset value: 00 0000<sub>H</sub> | 23 | RSVD | 21 | MAD<br>C_BB<br>CH1_<br>EN | 19 | BB_R | STCNT | 16 | |----|------|----|---------------------------|----|------|-------|----| | | r | | rw | | r | N | | rw | Field | Bits | Туре | Description | |----------|--------|------|-----------------------------------------------------------------------| | TX1_DAC | 4:0 | rw | TX1 output power setting: | | | | | 0 <sub>D</sub> Minimum output power | | | | | 31 <sub>D</sub> Maximum output power | | RSVD | 9:5, | r | Reserved | | | 13:11, | | | | | 23:21 | | | | HP1_GAIN | 10 | rw | Gain setting of the first stage of the high pass filter of channel 1: | | | | | 0 <sub>B</sub> 30 dB | | | | | 1 <sub>B</sub> 18 dB | (table continues...) rw ### **Datasheet** ### (continued) | Field | Bits | Туре | Description | |-------------------|-------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | BB_RSTCNT | 19:14 | rw | Baseband reset timer counter value for the analog baseband amplifiers. The reset counter will start together with the PAON signal after the T_PAEN timer. T_BBRST = BB_RSTCNT * 8 * T_SYS_CLK: | | | | | 0 <sub>D</sub> No analog baseband reset | | | | | 1 <sub>D</sub> Minimum value | | | | | 127 <sub>D</sub> Maximum value | | MADC_BBCH1_<br>EN | 20 | rw | Enables the baseband filters, baseband amplifiers and ADC on channel 1: | | | | | 0 <sub>B</sub> Disabled | | | | | 1 <sub>B</sub> Enabled | #### Channel set idle register 2 4.12 The channel set registers together with the channel set control registers defines the RF and baseband behavior during the shapes. CSI\_2 Offset address: $00A_H$ Channel set idle register 2 Reset value: 00 0000<sub>H</sub> 23 21 **RSVD RSVD** VGA\_GAIN1 HPF\_SEL1 rw rw | Field | Bits | Туре | Description | |-----------|------|------|---------------------------------------------------------| | HPF_SEL1 | 2:0 | rw | High pass filter cutoff frequency setting of channel 1: | | | | | 0 <sub>D</sub> 20 kHz | | | | | 1 <sub>D</sub> 40 kHz | | | | | 2 <sub>D</sub> 80 kHz | | | | | 3 <sub>D</sub> 140 kHz | | | | | 4 <sub>D</sub> 160 kHz | | | | | 5 <sub>D</sub> Reserved | | | | | 6 <sub>D</sub> Reserved | | | | | 7 <sub>D</sub> Reserved | | VGA_GAIN1 | 5:3 | rw | VGA gain setting of channel 1: | | | | | 0 <sub>D</sub> 0 dB | | | | | 1 <sub>D</sub> 5 dB | | | | | 2 <sub>D</sub> 10 dB | | | | | 3 <sub>D</sub> 15 dB | | | | | 4 <sub>D</sub> 20 dB | | | | | 5 <sub>D</sub> 25 dB | | | | | 6 <sub>D</sub> 30 dB | | | | | 7 <sub>D</sub> Reserved | #### **Datasheet** 24 0960<sub>H</sub> ### (continued) | Field | Bits | Туре | Description | |-------|------|------|-------------| | RSVD | 23:6 | r | Reserved | # 4.13 Channel set control idle register The channel set control register CSCI is related to the channel set register CSI. All bits are used to define a specific power mode. ISOPD represent a logical isolation layer and is used to disable complete modules (e.g. MADC) while preserving its configuration (no change in the ADC0 register configuration). CSCI Offset address: 00B<sub>H</sub> Channel set control idle register 23 22 21 20 19 18 17 16 TR\_BGEN TR\_MADCEN TR\_PLL\_ISO PD rw rw rw rw Reset value: 15 11 $BG_T$ MAD MAD **ABB** RF\_I PLL\_I C\_IS **RSVD** TR\_PLL\_ISOPD **MRF RSVD** $C_BG$ **ISOP SOPD SOPD** EN **OPD** EN D rw rw rw rw rw rw | Field | Bits | Туре | Description | | | | | | | |------------|------|------|------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | RSVD 4:0, | | r | Reserved | | | | | | | | ABB_ISOPD | 5 | rw | Enables the isolation of all control signals to the ABB: | | | | | | | | | | | 0 <sub>B</sub> Disabled | | | | | | | | | | | 1 <sub>B</sub> Enabled | | | | | | | | | | | Note: In case the isolation is enabled all control signals are conntected to $0_{\mathrm{B}}.$ | | | | | | | | RF_ISOPD | 6 | rw | Enables the isolation of all control signals to the RF: | | | | | | | | | | | 0 <sub>B</sub> Disabled | | | | | | | | | | | 1 <sub>B</sub> Enabled | | | | | | | | | | | Note: In case the isolation is enabled all control signals are conntected to $0_{\rm B}$ . | | | | | | | | MADC_BG_EN | 7 | rw | Enables the bandgap of the MADC: | | | | | | | | | | | 0 <sub>B</sub> Disabled | | | | | | | | | | | 1 <sub>B</sub> Enabled | | | | | | | | MADC_ISOPD | 8 | rw | Enables the isolation of all control signals to the MADC: | | | | | | | | | | | 0 <sub>B</sub> Disabled | | | | | | | | | | | 1 <sub>B</sub> Enabled | | | | | | | | | | | Note: In case the isolation is enabled all control signals are conntected to $0_{\mathrm{B}}.$ | | | | | | | (table continues...) V1.0 #### **Datasheet** 4 BGT60UTR11AIP registers ### (continued) | Field | Bits | Туре | Description | |--------------|-------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | BG_TMRF_EN | 10 | rw | Enables the temperature sensor: 0 <sub>B</sub> Disabled 1 <sub>B</sub> Enabled | | PLL_ISOPD | 11 | rw | Enables the isolation of all control signals to the PLL: $0_B \dots$ Disabled $1_B \dots$ Enabled Note: In case the isolation is enabled all control signals are connected to $0_B$ . | | TR_PLL_ISOPD | 17:12 | rw | Timer for T_PLL_ISOPD. Delay PLL isolation after IDLE state: $0_D \dots T_PLL_ISOPD = T_{SYS\_CLK}$ $1_D \dots 63_D \dots T_PLL_ISOPD = (TR_PLL_ISOPD * 64 + 2) * T_{SYS\_CLK}$ Note: if TR_PLL_ISOPD > $0_D$ then CSCI:PLL_ISOPD should be $1_B$ and T_INITO must be larger than T_PLL_ISOPD. | | TR_MADCEN | 20:18 | rw | Timer for T_MADCEN. Delay MADC enable after IDLE state: $0_D \dots$ No delay $1_D \dots 7_D \dots T_MADCEN = (TR_MADCEN * 64 + 1) * T_{SYS\_CLK}$ Note: T_INITO must be larger than T_MADCEN. Typical T_MADCEN = 0.8 µs. | | TR_BGEN | 23:21 | rw | Timer for T_BGEN. Delay bandgap enable after IDLE state (coming from DS or DS_CONT): $0_D T_BGEN = T_{SYS\_CLK} \\ 1_D T_BGEN = (TR_BGEN * 64 + 2) * T_{SYS\_CLK} \\ Note: T_WU must be larger than T_BGEN. Typical T_BGEN = 0.8 \ \mu s.$ | # 4.14 Channel set deep sleep register 0 The channel set registers together with the channel set control registers defines the RF and baseband behavior during the shapes. CSDS\_0 Offset address: $00C_{H}$ Channel set deep sleep register 0 Reset value: 00 0000<sub>H</sub> ABB1 \_AAF **RSVD RSVD** \_CTR L rw 15 13 12 11 10 8 4 0 RX1M RX1L LO\_D LO\_D **TEMP FDIV** vco PD1 TX1 **RSVD** IX\_E **OBUF** IST1\_ IST2\_ **RSVD** \_MEA **RSVD** ΕN \_EN ΕN ΕN ΕN S\_EN EN ΕN N rw rw rw rw rw rw rw rw ### **Datasheet** | Field | Bits | Туре | Description | |-------------------|--------|------|----------------------------------------------------------------------------| | TX1_EN | 0 | rw | Enables the DAC and power amplifier of TX1: | | | | | 0 <sub>B</sub> Disabled | | | | | 1 <sub>B</sub> Enabled | | PD1_EN | 1 | rw | Enables the power detector of TX1: | | | | | 0 <sub>B</sub> Disabled | | | | | 1 <sub>B</sub> Enabled | | RSVD | 3:2, | r | Reserved | | | 9:7, | | | | | 19:14, | | | | | 23:21 | | | | VCO_EN | 4 | rw | Enables the VCO: | | | | | 0 <sub>B</sub> Disabled | | | | | 1 <sub>B</sub> Enabled | | TEMP_MEAS_E | 5 | rw | Enables the temperature sensor: | | N | | | 0 <sub>B</sub> Disabled | | | | | 1 <sub>B</sub> Enabled | | FDIV_EN | 6 | rw | Enables the VCO frequency divider: | | | | | 0 <sub>B</sub> Disabled | | | | | 1 <sub>B</sub> Enabled | | | | | Note: DIV output | | LO_DIST2_EN | 10 | rw | Enables the local oscillator distribution buffer to RX1 channel: | | | | | 0 <sub>B</sub> Disabled | | | | | 1 <sub>B</sub> Enabled | | LO_DIST1_EN | 11 | rw | Enables the local oscillator distribution buffer to TX1 channel: | | | | | 0 <sub>B</sub> Disabled | | | | | 1 <sub>B</sub> Enabled | | RX1LOBUF_EN | 12 | rw | Enables the local oscillator buffer to the mixer on channel 1: | | | | | 0 <sub>B</sub> Disabled | | | | | 1 <sub>B</sub> Enabled | | RX1MIX_EN | 13 | rw | Enables the mixer on channel 1: | | | | | 0 <sub>B</sub> Disabled | | | | | 1 <sub>B</sub> Enabled | | ABB1_AAF_CTR<br>L | 20 | rw | Selection of analog base band anti-aliasing filter frequency on channel 1: | | | | | 0 <sub>B</sub> 600 kHz | | | | | 1 <sub>B</sub> 1 MHz | # 4.15 Channel set deep sleep register 1 The channel set registers together with the channel set control registers defines the RF and baseband behavior during the shapes. CSDS\_1 Offset address: 00D<sub>H</sub> Channel set deep sleep register 1 Reset value: 00 0000<sub>H</sub> ### **Datasheet** 4 BGT60UTR11AIP registers 20 22 21 19 MAD C\_BB **RSVD BB\_RSTCNT** CH1\_ ΕN rw rw HP1 **BB\_RSTCNT RSVD RSVD** TX1\_DAC **GAIN** rw r rw r rw | Field | Bits | Type | Description | |-------------------|--------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | TX1_DAC | 4:0 | rw | TX1 output power setting: | | | | | 0 <sub>D</sub> Minimum output power | | | | | 31 <sub>D</sub> Maximum output power | | RSVD | 9:5, | r | Reserved | | | 13:11, | | | | | 23:21 | | | | HP1_GAIN | 10 | rw | Gain setting of the first stage of the high pass filter of channel 1: | | | | | 0 <sub>B</sub> 30 dB | | | | | 1 <sub>B</sub> 18 dB | | BB_RSTCNT | 19:14 | rw | Baseband reset timer counter value for the analog baseband amplifiers. The reset counter will start together with the PAON signal after the T_PAEN timer. T_BBRST = BB_RSTCNT * 8 * T_SYS_CLK: | | | | | 0 <sub>D</sub> No analog baseband reset | | | | | 1 <sub>D</sub> Minimum value | | | | | 127 <sub>D</sub> Maximum value | | MADC_BBCH1_<br>EN | 20 | rw | Enables the baseband filters, baseband amplifiers and ADC on channel 1: | | | | | 0 <sub>B</sub> Disabled | | | | | 1 <sub>B</sub> Enabled | # 4.16 Channel set deep sleep register 2 The channel set registers together with the channel set control registers defines the RF and baseband behavior during the shapes. CSDS\_2 Channel set deep sleep register 2 Reset value: 00 0000<sub>H</sub> 23 22 21 20 19 18 17 16 RSVD r 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 RSVD RSVD RSVD HPF\_SEL1 #### **Datasheet** | Field | Bits | Туре | Description | |-----------|------|------|---------------------------------------------------------| | HPF_SEL1 | 2:0 | rw | High pass filter cutoff frequency setting of channel 1: | | | | | 0 <sub>D</sub> 20 kHz | | | | | 1 <sub>D</sub> 40 kHz | | | | | 2 <sub>D</sub> 80 kHz | | | | | 3 <sub>D</sub> 140 kHz | | | | | 4 <sub>D</sub> 160 kHz | | | | | 5 <sub>D</sub> Reserved | | | | | 6 <sub>D</sub> Reserved | | | | | 7 <sub>D</sub> Reserved | | VGA_GAIN1 | 5:3 | rw | VGA gain setting of channel 1: | | | | | 0 <sub>D</sub> 0 dB | | | | | 1 <sub>D</sub> 5 dB | | | | | 2 <sub>D</sub> 10 dB | | | | | 3 <sub>D</sub> 15 dB | | | | | 4 <sub>D</sub> 20 dB | | | | | 5 <sub>D</sub> 25 dB | | | | | 6 <sub>D</sub> 30 dB | | | | | 7 <sub>D</sub> Reserved | | RSVD | 23:6 | r | Reserved | # 4.17 Channel set control deep sleep register The channel set control register CSCDS is related to the channel set register CSDS. All bits are used to define a specific power mode. ISOPD represent a logical isolation layer and is used to disable complete modules (e.g. MADC) while preserving its configuration (no change in the ADC0 register configuration). **CSCDS** Offset address: $00F_{H}$ Channel set control deep sleep register Reset value: 00 0960<sub>H</sub> **RSVD** 15 BG\_T MAD MAD ABB\_ PLL\_I RF\_I **RSVD** MRF. **RSVD** C\_BG **ISOP RSVD** C\_IS **SOPD SOPD** ΕN **OPD** ΕN rw rw rw rw rw | Field | Bits | Туре | Description | |-------|-------|------|-------------| | RSVD | 4:0, | r | Reserved | | | 9, | | | | | 23:12 | | | 55 ### (table continues...) ### **Datasheet** 4 BGT60UTR11AIP registers ### (continued) | Field | Bits | Туре | Description | |------------|------|------|------------------------------------------------------------------------------------------------| | ABB_ISOPD | 5 | rw | Enables the isolation of all control signals to the ABB: | | | | | 0 <sub>B</sub> Disabled | | | | | 1 <sub>B</sub> Enabled | | | | | Note: In case the isolation is enabled all control signals are conntected to $0_{\mathrm{B}}.$ | | RF_ISOPD | 6 | rw | Enables the isolation of all control signals to the RF: | | | | | 0 <sub>B</sub> Disabled | | | | | 1 <sub>B</sub> Enabled | | | | | Note: In case the isolation is enabled all control signals are conntected to $0_{\mathrm{B}}.$ | | MADC_BG_EN | 7 | rw | Enables the bandgap of the MADC: | | | | | 0 <sub>B</sub> Disabled | | | | | 1 <sub>B</sub> Enabled | | MADC_ISOPD | 8 | rw | Enables the isolation of all control signals to the MADC: | | | | | 0 <sub>B</sub> Disabled | | | | | 1 <sub>B</sub> Enabled | | | | | Note: In case the isolation is enabled all control signals are conntected to $0_{\rm B}$ . | | BG_TMRF_EN | 10 | rw | Enables the temperature sensor: | | | | | 0 <sub>B</sub> Disabled | | | | | 1 <sub>B</sub> Enabled | | PLL_ISOPD | 11 | rw | Enables the isolation of all control signals to the PLL: | | | | | 0 <sub>B</sub> Disabled | | | | | 1 <sub>B</sub> Enabled | | | | | Note: In case the isolation is enabled all control signals are conntected to $0_{\mathrm{B}}.$ | ## 4.18 Channel set up x register 0 The channel set registers together with the channel set control registers defines the RF and baseband behavior during the shapes. **CSUx\_0 (x=1-4)** Offset address: $010_H + (x-1)^*7$ Channel set up x register 0 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----|------|----|---------------------------|----|----|----|----| | | RSVD | | ABB1<br>_AAF<br>_CTR<br>L | | RS | VD | | rw rw Reset value: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----|----|----|--------------------|----|---------------------|---|------|---|-------------|----------------------|------------|----|----|------------|------------| | RS | VD | 1 | RX1L<br>OBUF<br>EN | _ | LO_D<br>IST2_<br>EN | | RSVD | | FDIV<br>_EN | TEMP<br>_MEA<br>S_EN | VCO_<br>EN | RS | VD | PD1_<br>EN | TX1_<br>EN | rw 00 0000<sub>H</sub> ### **Datasheet** 4 BGT60UTR11AIP registers | Field | Bits | Туре | Description | | | | | | | |-------------------|---------------------------------|------|-----------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | TX1_EN | 0 | rw | Enables the DAC and power amplifier of TX1: 0 <sub>B</sub> Disabled 1 <sub>B</sub> Enabled | | | | | | | | PD1_EN | 1 | rw | Enables the power detector of TX1: 0 <sub>B</sub> Disabled 1 <sub>B</sub> Enabled | | | | | | | | RSVD | 3:2,<br>9:7,<br>19:14,<br>23:21 | r | Reserved | | | | | | | | VCO_EN | 4 | rw | Enables the VCO: 0 <sub>B</sub> Disabled 1 <sub>B</sub> Enabled | | | | | | | | TEMP_MEAS_E<br>N | 5 | rw | Enables the temperature sensor: 0 <sub>B</sub> Disabled 1 <sub>B</sub> Enabled | | | | | | | | FDIV_EN | 6 | rw | Enables the VCO frequency divider: 0 <sub>B</sub> Disabled 1 <sub>B</sub> Enabled Note: DIV output | | | | | | | | LO_DIST2_EN | 10 | rw | Enables the local oscillator distribution buffer to RX1 channel: $0_B \dots$ Disabled $1_B \dots$ Enabled | | | | | | | | LO_DIST1_EN | 11 | rw | Enables the local oscillator distribution buffer to TX1 channel: $0_B \dots$ Disabled $1_B \dots$ Enabled | | | | | | | | RX1LOBUF_EN | 12 | rw | Enables the local oscillator buffer to the mixer on channel 1: $0_B \dots$ Disabled $1_B \dots$ Enabled | | | | | | | | RX1MIX_EN | 13 | rw | Enables the mixer on channel 1: 0 <sub>B</sub> Disabled 1 <sub>B</sub> Enabled | | | | | | | | ABB1_AAF_CTR<br>L | 20 | rw | Selection of analog base band anti-aliasing filter frequency on channel 1: $0_B \dots 600 \text{ kHz} \\ 1_B \dots 1 \text{ MHz}$ | | | | | | | # 4.19 Channel set up x register 1 The channel set registers together with the channel set control registers defines the RF and baseband behavior during the shapes. **CSUx\_1 (x=1-4)** Offset address: $011_{H}+(x-1)*7$ Channel set up x register 1 Reset value: 00 0000<sub>H</sub> ### **Datasheet** | | | | | | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |------|-------|----|------|----|--------------|---|---|------|------|----|---------------------------|----|--------|-------|----| | | | | | | | | | | RSVD | | MAD<br>C_BB<br>CH1_<br>EN | | BB_R | STCNT | | | | | | | | | | | | r | | rw | | r | w | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | BB_R | STCNT | | RSVD | | HP1_<br>GAIN | | | RSVD | | | | ٦ | ΓX1_DA | С | | | r | w | | r | | rw | | | r | | | | | rw | | | | Field | Bits | Туре | Description | |-------------------|--------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | TX1_DAC | 4:0 | rw | TX1 output power setting: | | | | | 0 <sub>D</sub> Minimum output power | | | | | 31 <sub>D</sub> Maximum output power | | RSVD | 9:5, | r | Reserved | | | 13:11, | | | | | 23:21 | | | | HP1_GAIN | 10 | rw | Gain of the first stage of the high pass filter of channel 1: | | | | | 0 <sub>B</sub> 30 dB | | | | | 1 <sub>B</sub> 18 dB | | BB_RSTCNT | 19:14 | rw | Baseband reset timer counter value for the analog baseband amplifiers. The reset counter will start together with the PAON signal after the T_PAEN timer. T_BBRST = BB_RSTCNT * 8 * T_SYS_CLK: | | | | | 0 <sub>D</sub> No analog baseband reset | | | | | 1 <sub>D</sub> Minimum value | | | | | 127 <sub>D</sub> Maximum value | | MADC_BBCH1_<br>EN | 20 | rw | Enables the baseband filters, baseband amplifiers and ADC on channel 1: | | | | | 0 <sub>B</sub> Disabled | | | | | 1 <sub>B</sub> Enabled | # 4.20 Channel set up x register 2 The channel set registers together with the channel set control registers defines the RF and baseband behavior during the shapes. CSUx\_2 (x=1-4) Channel set up x register 2 Reset value: 00 00000<sub>H</sub> 23 22 21 20 19 18 17 16 RSVD r 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 RSVD RSVD RSVD RSVD HPF\_SEL1 58 ### **Datasheet** | Field | Bits | Туре | Description | |-----------|------|------|---------------------------------------------------------| | HPF_SEL1 | 2:0 | rw | High pass filter cutoff frequency setting of channel 1: | | | | | 0 <sub>D</sub> 20 kHz | | | | | 1 <sub>D</sub> 40 kHz | | | | | 2 <sub>D</sub> 80 kHz | | | | | 3 <sub>D</sub> 140 kHz | | | | | 4 <sub>D</sub> 160 kHz | | | | | 5 <sub>D</sub> Reserved | | | | | 6 <sub>D</sub> Reserved | | | | | 7 <sub>D</sub> Reserved | | VGA_GAIN1 | 5:3 | rw | VGA gain setting of channel 1: | | | | | 0 <sub>D</sub> 0 dB | | | | | 1 <sub>D</sub> 5 dB | | | | | 2 <sub>D</sub> 10 dB | | | | | 3 <sub>D</sub> 15 dB | | | | | 4 <sub>D</sub> 20 dB | | | | | 5 <sub>D</sub> 25 dB | | | | | 6 <sub>D</sub> 30 dB | | | | | 7 <sub>D</sub> Reserved | | RSVD | 23:6 | r | Reserved | #### Channel set down x register 0 4.21 The channel set registers together with the channel set control registers defines the RF and baseband behavior during the shapes. CSDx\_0 (x=1-4) Offset address: $013_{H}+(x-1)*7$ 00 0000<sub>H</sub> Reset value: Channel set down x register 0 | RSVD ABB1<br>_AAF<br>_CTR RSVD | |--------------------------------| | L | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----|----|-------------------|----|----|---------------------|---|------|---|-------------|----------------------|------------|----|----|------------|------------| | RS\ | /D | RX1M<br>IX_E<br>N | | _ | LO_D<br>IST2_<br>EN | | RSVD | | FDIV<br>_EN | TEMP<br>_MEA<br>S_EN | VCO_<br>EN | RS | VD | PD1_<br>EN | TX1_<br>EN | | r | | rw | rw | rw | rw | | r | | rw | rw | rw | 1 | r | rw | rw | | Field | Bits | Туре | Description | |--------|------|------|---------------------------------------------| | TX1_EN | 0 | rw | Enables the DAC and power amplifier of TX1: | | | | | 0 <sub>B</sub> Disabled | | | | | 1 <sub>B</sub> Enabled | (table continues...) ### **Datasheet** ## (continued) | Field | Bits | Туре | Description | |--------------|--------|------|----------------------------------------------------------------------------| | PD1_EN | 1 | rw | Enables the power detector of TX1: | | | | | 0 <sub>B</sub> Disabled | | | | | 1 <sub>B</sub> Enabled | | RSVD | 3:2, | r | Reserved | | | 9:7, | | | | | 19:14, | | | | | 23:21 | | | | VCO_EN | 4 | rw | Enables the VCO: | | | | | 0 <sub>B</sub> Disabled | | | | | 1 <sub>B</sub> Enabled | | TEMP_MEAS_E | 5 | rw | Enables the temperature sensor: | | N | | | 0 <sub>B</sub> Disabled | | | | | 1 <sub>B</sub> Enabled | | FDIV_EN | 6 | rw | Enables the VCO frequency divider: | | | | | 0 <sub>B</sub> Disabled | | | | | 1 <sub>B</sub> Enabled | | | | | Note: DIV output | | LO_DIST2_EN | 10 | rw | Enables the local oscillator distribution buffer to RX1 channel: | | | | | 0 <sub>B</sub> Disabled | | | | | 1 <sub>B</sub> Enabled | | LO_DIST1_EN | 11 | rw | Enables the local oscillator distribution buffer to TX1 channel: | | | | | 0 <sub>B</sub> Disabled | | | | | 1 <sub>B</sub> Enabled | | RX1LOBUF_EN | 12 | rw | Enables the local oscillator buffer to the mixer on channel 1: | | | | | 0 <sub>B</sub> Disabled | | | | | 1 <sub>B</sub> Enabled | | RX1MIX_EN | 13 | rw | Enables the mixer on channel 1: | | | | | 0 <sub>B</sub> Disabled | | | | | 1 <sub>B</sub> Enabled | | ABB1_AAF_CTR | 20 | rw | Selection of analog base band anti-aliasing filter frequency on channel 1: | | _ | | | 0 <sub>B</sub> 600 kHz | | | | | 1 <sub>B</sub> 1 MHz | | | | | ±8 ··· + 1/11/12 | #### Channel set down x register 1 4.22 The channel set registers together with the channel set control registers defines the RF and baseband behavior during the shapes. CSDx\_1 (x=1-4) Offset address: $014_{H}+(x-1)*7$ Channel set down x register 1 Reset value: 00 0000<sub>H</sub> ### **Datasheet** 4 BGT60UTR11AIP registers | BB_RSTCNT RSVD | | | HP1_<br>GAIN | RSVD | | | | | TX1_DAC | | | | | | | |----------------|----|----|--------------|------|----|---|---|----|---------|----|---------------------------|----|------|-------|----| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | | | r | | rw | | r | w | | | | | | | | | | | | RSVD | | MAD<br>C_BB<br>CH1_<br>EN | | BB_R | STCNT | | | | | | | | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Field | Bits | Туре | Description | |-------------------|--------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | TX1_DAC | 4:0 | rw | TX1 output power setting: | | | | | 0 <sub>D</sub> Minimum output power | | | | | 31 <sub>D</sub> Maximum output power | | RSVD | 9:5, | r | Reserved | | | 13:11, | | | | | 23:21 | | | | HP1_GAIN | 10 | rw | Gain of the first stage of the high pass filter of channel 1: | | | | | 0 <sub>B</sub> 30 dB | | | | | 1 <sub>B</sub> 18 dB | | BB_RSTCNT | 19:14 | rw | Baseband reset timer counter value for the analog baseband amplifiers. The reset counter will start together with the PAON signal after the T_PAEN timer. T_BBRST = BB_RSTCNT * 8 * T_SYS_CLK: | | | | | 0 <sub>D</sub> No analog baseband reset | | | | | 1 <sub>D</sub> Minimum value | | | | | 127 <sub>D</sub> Maximum value | | MADC_BBCH1_<br>EN | 20 | rw | Enables the baseband filters, baseband amplifiers and ADC on channel 1: | | | | | 0 <sub>B</sub> Disabled | | | | | 1 <sub>B</sub> Enabled | # 4.23 Channel set down x register 2 The channel set registers together with the channel set control registers defines the RF and baseband behavior during the shapes. CSDx\_2 (x=1-4) Channel set down x register 2 Reset value: Reset value: RSVD T 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 RSVD RSVD VGA\_GAIN1 HPF\_SEL1 #### **Datasheet** 4 BGT60UTR11AIP registers | Field | Bits | Туре | Description | |-----------|------|------|---------------------------------------------------------| | HPF_SEL1 | 2:0 | rw | High pass filter cutoff frequency setting of channel 1: | | | | | 0 <sub>D</sub> 20 kHz | | | | | 1 <sub>D</sub> 40 kHz | | | | | 2 <sub>D</sub> 80 kHz | | | | | 3 <sub>D</sub> 140 kHz | | | | | 4 <sub>D</sub> 160 kHz | | | | | 5 <sub>D</sub> Reserved | | | | | 6 <sub>D</sub> Reserved | | | | | 7 <sub>D</sub> Reserved | | VGA_GAIN1 | 5:3 | rw | VGA gain setting of channel 1: | | | | | 0 <sub>D</sub> 0 dB | | | | | 1 <sub>D</sub> 5 dB | | | | | 2 <sub>D</sub> 10 dB | | | | | 3 <sub>D</sub> 15 dB | | | | | 4 <sub>D</sub> 20 dB | | | | | 5 <sub>D</sub> 25 dB | | | | | 6 <sub>D</sub> 30 dB | | | | | 7 <sub>D</sub> Reserved | | RSVD | 23:6 | r | Reserved | ## 4.24 Channel set control x register The channel set control register CSCx is related to the channel set register CSUx. Besides REPC, all other bits are used to define a specific power mode. rw ISOPD represent a logical isolation layer and is used to disable complete modules (e.g. MADC) while preserving its configuration (no change in the ADC0 register configuration). REPC is one parameter used to define the modulation sequence. $016_{H}+(x-1)*7$ CSCx (x=1-4) Offset address: Channel set control x register Reset value: 00 0960<sub>H</sub> 23 22 21 20 17 **RSVD** 11 15 10 BG\_T ABB\_ MAD MAD PLL I RF I CS\_E **RSVD** MRF\_ **RSVD** C\_IS C\_BG **ISOP REPCS SOPD SOPD** Ν ΕN **OPD** \_EN D | Field | Bits | Туре | Description | |-------|------|------|-------------------------------------------------------------| | REPCS | 3:0 | rw | Repetition factor of channel set:<br>$0_D15_DRC = 2^{REPC}$ | rw rw rw rw ### (table continues...) rw ### **Datasheet** 4 BGT60UTR11AIP registers ### (continued) | Field | Bits | Туре | Description | |------------|-------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CS_EN | 4 | rw | Enables channel set (CS): $0_B \dots$ Disabled $1_B \dots$ Enabled Note: At least the first channel set should be used (CSC1:CS_EN = $1_B$ ). | | ABB_ISOPD | 5 | rw | Enables the isolation of all control signals to the ABB: $0_B \dots$ Disabled $1_B \dots$ Enabled Note: In case the isolation is enabled all control signals are conntected to $0_B$ . | | RF_ISOPD | 6 | rw | Enables the isolation of all control signals to the RF: $0_B \dots$ Disabled $1_B \dots$ Enabled Note: In case the isolation is enabled all control signals are connected to $0_B$ . | | MADC_BG_EN | 7 | rw | Enables the bandgap of the MADC: 0 <sub>B</sub> Disabled 1 <sub>B</sub> Enabled | | MADC_ISOPD | 8 | rw | Enables the isolation of all control signals to the MADC: $0_B \dots$ Disabled $1_B \dots$ Enabled Note: In case the isolation is enabled all control signals are connected to $0_B$ . | | RSVD | 9,<br>23:12 | r | Reserved | | BG_TMRF_EN | 10 | rw | Enables the temperature sensor: $0_B \dots$ Disabled $1_B \dots$ Enabled | | PLL_ISOPD | 11 | rw | Enables the isolation of all control signals to the PLL: $0_B \dots$ Disabled $1_B \dots$ Enabled Note: In case the isolation is enabled all control signals are connected to $0_B$ . | #### **Chirp control register 0** 4.25 Register CCR0 is used to program the parameters for the modulation sequence. The main FSM will use those parameters to set internal timers and counters to run the expected modulation sequence in standalone mode (no external trigger required except the first one). Offset address: CCR0 $02C_H$ 00 0000<sub>H</sub> Chirp control register 0 Reset value: ### **Datasheet** 4 BGT60UTR11AIP registers | | | | | | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-------|------|----|----|----|----|-------------------|---|------------|------------|----|--------|------|------|----|----| | | | | | | | | | TR_IN<br>U | IT1_M<br>L | | | TR_I | NIT1 | | | | | | | | | | | | n | N | | | r | w | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | TR_II | NIT1 | | RE | PT | | CONT<br>_MO<br>DE | | | | | TR_END | ) | | | | | rv | v | | r | W | | rw | | | | | rw | | | | | | Field | Bits | Туре | Description | |--------------|-------|------|------------------------------------------------------------------------------------------------------------------------------------------------| | TR_END | 8:0 | rw | Timer for T_END. Waiting time after the generation of a ramp: | | | | | $0_D \dots T_END = 5 * T_{SYS_CLK}$ | | | | | $1_{D}511_{D}T_{END} = (TR_{END} * 8 + 5) * T_{SYS_{CLK}}$ | | CONT_MODE | 9 | rw | Continuous mode. After last channel set repetition RT, the specified power mode (CCR1:PD_MODE) is applied and | | | | | 0 <sub>B</sub> the FSM stops immediately | | | | | 1 <sub>B</sub> after T_FED the next channel set is applied | | | | | Note: In case DS power mode (CCR1:PD_MODE = $2_D$ ) is selected and the continuous mode is not active the system clock is disabled internally. | | REPT | 13:10 | rw | Repetition factor for a channel set in a frame: | | | | | $0_{\rm D}15_{\rm D}$ RT = $2^{\rm REPT}$ | | | | | <b>Note:</b> The host should program the maximum value 15 <sub>D</sub> as default. | | TR_INIT1 | 21:14 | rw | Timer for T_INIT1: | | | | | O <sub>D</sub> T <sub>SYS CLK</sub> | | | | | 1 <sub>D</sub> 255 <sub>D</sub> T_INIT1 = (TR_INIT1 * 2 <sup>TR_INIT_MUL</sup> * 8 + TR_INIT_MUL + 3) * | | | | | T <sub>SYS_CLK</sub> | | | | | Note: These values are used for every up and every down-ramp. | | | | | Note: After the wake-up period the timer for T_INIT1 should be at least 15 µs according to the typical ADC calibration time. | | TR_INIT1_MUL | 23:22 | rw | Timer multiplier factor for T_INIT1: | | | | | $0_{\mathrm{D}}3_{\mathrm{D}}2^{\mathrm{TR\_INIT1\_MUL}}$ | #### Chirp control register 1 4.26 Register CCR1 is used to program the parameters for the modulation sequence. The main FSM will use those parameters to set internal timers and counters to run the expected modulation sequence in standalone mode (no external trigger required except the first one). Offset address: CCR1 $02D_H$ Reset value: Chirp control register 1 00 0000<sub>H</sub> ### **Datasheet** | | | | | | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----|----|--------|----|----|------|-------------|---|----|-----|--------|--------|----|----|--------|----| | | | | | | | | | | TR_ | _FED_M | 1UL | | • | TR_FED | ) | | | | | | | | | | | | rw | | | | rw | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | • | TR_FED | | | PD_N | <b>IODE</b> | | | | Т | R_STAF | RT | | | | | | | rw | | | r | W | | | - | | rw | | | | | | Field | Bits | Туре | Description | |------------|-------|------|------------------------------------------------------------------------------------------------------------------------| | TR_START | 8:0 | rw | Timer for T_START. Ramp start delay defines the delay before generating the ramp: | | | | | 0 <sub>D</sub> 511 <sub>D</sub> T_START = (TR_START * 8 + 10) * T <sub>SYS_CLK</sub> | | PD_MODE | 10:9 | rw | Power down mode. After the last repetition RT the chip enters the defined power mode (during T_FED): | | | | | 0 <sub>D</sub> Keep the same power mode (CSx + CSCx) | | | | | 1 <sub>D</sub> Change to IDLE power mode (CSI + CSCI) | | | | | 2 <sub>D</sub> Change to DS power mode (CSDS + CSCDS) | | | | | 3 <sub>D</sub> Reserved | | TR_FED | 18:11 | rw | Timer for T_FED: | | | | | 0 <sub>D</sub> T <sub>SYS_CLK</sub> | | | | | 1 <sub>D</sub> 255 <sub>D</sub> T_FED = (TR_FED * 2 <sup>TR_FED_MUL</sup> * 8 + TR_FED_MUL + 3) * T <sub>SYS_CLK</sub> | | TR_FED_MUL | 23:19 | rw | Timer multiplier factor for T_FED: | | | | | 0 <sub>D</sub> 31 <sub>D</sub> 2 <sup>TR_FED_MUL</sup> | # 4.27 Chirp control register 2 rw Register CCR2 is used to program the parameters for the modulation sequence. The main FSM will use those parameters to set internal timers and counters to run the expected modulation sequence in standalone mode (no external trigger required except the first one). rw ### **Datasheet** | Field | Bits | Туре | Description | |-------------------|-------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | MAX_FRAME_C<br>NT | 11:0 | rw | Maximum number of frames to be executed. When MAX_FRAME_CNT is reached, the shape generation is stopped and the chip is set to deep sleep power mode. The next frame can be triggered only after a reset (eg. FSM_RESET). The frame generation can be stopped at any time by reseting the FSM (see MAIN:FSM_RESET). | | | | | 0 <sub>D</sub> Endles frame generation | | | | | 1 <sub>D</sub> 1 frame is generated | | | | | 4095 <sub>D</sub> 4095 frames are generated | | FRAME_LEN | 23:12 | rw | Frame Length specifies the number of shape groups in a frame. When specified frame length is reached the frame counter is incremented and the shape group counter is reset: | | | | | 0 <sub>D</sub> Minimum value (1 shape group) | | | | | 4095 <sub>D</sub> Maximum value (4096 shape groups) | # 4.28 Chirp control register 3 rw Register CCR3 is used to program the parameters for the modulation sequence. The main FSM will use those parameters to set internal timers and counters to run the expected modulation sequence in standalone mode (no external trigger required except the first one). CCR3Offset address: $02F_H$ Chirp control register 3Reset value: $00\,0000_H$ | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | |------------|------------|----------|----|----|----|----|----|--|--|--|--| | TR_IN<br>U | ITO_M<br>L | TR_INIT0 | | | | | | | | | | | r۱ | V | | | n | N | | | | | | | rw TR\_IN | TR\_SSTART | TR\_PAEN TR\_PAE | Field | Bits | Туре | Description | |-----------|-------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | TR_PAEN | 8:0 | rw | Timer for T_PAEN. Delay time after PLL start and power amplifier enable: | | | | | 0 <sub>D</sub> Reserved | | | | | 1 <sub>D</sub> 511 <sub>D</sub> T_PAEN = TR_PAEN * 8 * T <sub>SYS_CLK</sub> | | TR_SSTART | 14:9 | rw | Timer for T_SSTART. Delay time after power amplifier enable and first trigger to ADC: | | | | | $0_{D}63_{D}T_{SSTART} = (TR_{SSTART} * 8 + 1) * T_{SYS_{CLK}}$ | | TR_INIT0 | 21:15 | rw | Timer for T_INIT0: | | | | | $0_D \dots T_{SYS\_CLK}$<br>$1_D255_D \dots T_INIT0 = (TR_INIT0 * 2^{TR_INIT0\_MUL} * 8 + TR_INIT0\_MUL + 3) * T_{SYS\_CLK}$<br>Note: After the wake-up period the timer for T_INIT0 should be at least 70 µs according to the typical ADC calibration time. | (table continues...) rw #### **Datasheet** ### (continued) | Field | Bits | Туре | Description | |--------------|-------|------|---------------------------------------------------------| | TR_INIT0_MUL | 23:22 | rw | Timer multiplier for T_INIT0: | | | | | 0 <sub>D</sub> 3 <sub>D</sub> 2 <sup>TR_INITO_MUL</sup> | # 4.29 PLL shape x register 0 Registers PLLx, they are used to program the parameters for the modulation sequence inside the local PLL FSM. The main FSM will control the local PLL FSM to run the expected modulation sequence in standalone mode (no external trigger required except the first one). | PLLx_0 | - | - | | | | | | | | Of | fset add<br>Reset v | | | | (x-1)*8<br>0000 <sub>H</sub> | |--------|----|----|----|----|----|---|----|----|----|----|---------------------|----|----|----|------------------------------| | | | | | | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | | | | | | | FS | SU | | | | | | | | | | | | | | | | r | w | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | FS | U | | | | | | | | rw | Field | Bits | Туре | Description | |-------|------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------| | FSU | 23:0 | rw | Chirp start frequency for up chirp. Sigma delta start frequency for the ramp generator: | | | | | 0 <sub>D</sub> Sawtooth shape | | | | | Note: In case $FSD = 0_D$ , $RSD = 0_D$ , and $RTD = 0_D$ , the fast sawtooth shape is enabled. In all other cases the triangular shape is enabled. | ## 4.30 PLL shape x register 1 Registers PLLx, they are used to program the parameters for the modulation sequence inside the local PLL FSM. The main FSM will control the local PLL FSM to run the expected modulation sequence in standalone mode (no external trigger required except the first one). | PLLx_1<br>PLL sha | | | | | | | | | | | fset add<br>Reset v | | | | (x-1)*8<br>00000 <sub>H</sub> | |-------------------|----|----|----|----|----|---|----|----|----|----|---------------------|----|----|----|-------------------------------| | | | | | | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | | | | | | | RS | SU | | | | | | | | | | | | | | | | r | w | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | RS | SU | | | | | | | | 67 #### **Datasheet** | Field | Bits | Туре | Description | |-------|------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | RSU | 23:0 | rw | Ramp step up chirp. A ramp step is the RF frequency difference added to the actual frequency during single clock cycle time of $T_{SYS\_CLK}$ . In case the value is zero the RF frequency will be almost constant during the RTU time. | | | | | Bit(23) represents the sign for the ramp: | | | | | 0 <sub>D</sub> Up chirp | | | | | 1 <sub>D</sub> Down chirp | #### PLL shape x register 2 4.31 Registers PLLx, they are used to program the parameters for the modulation sequence inside the local PLL FSM. The main FSM will control the local PLL FSM to run the expected modulation sequence in standalone mode (no external trigger required except the first one). PLLx\_2 (x=1-4) Offset address: $032_{H}+(x-1)*8$ PLL shape x register 2 Reset value: 00 0000<sub>H</sub> 22 21 17 23 TR EDU rw **RSVD RTU** rw | Field | Bits | Туре | Description | |--------|-------|------|-----------------------------------------------------------------------------------------------------------| | RTU | 13:0 | rw | Ramp time for up chirp. RTU defines the number of clock cycles for the up chirp. The actual ramp time is: | | | | | 0 <sub>D</sub> Timer disabled (needed for fast down chirp) | | | | | 1 <sub>D</sub> 16383 <sub>D</sub> T_RAMP = RTU * 8 * T <sub>SYS_CLK</sub> | | RSVD | 15:14 | r | Reserved | | TR_EDU | 23:16 | rw | Timer for T_EDU. End of chirp delay applied after every up chirp: | | | | | 0 <sub>D</sub> T_EDU = 2 * T <sub>SYS CLK</sub> | | | | | 1 <sub>D</sub> 255 <sub>D</sub> T_EDU = (TR_EDU * 8 + 5) * T <sub>SYS_CLK</sub> | #### 4.32 PLL shape x register 3 Registers PLLx, they are used to program the parameters for the modulation sequence inside the local PLL FSM. The main FSM will control the local PLL FSM to run the expected modulation sequence in standalone mode (no external trigger required except the first one). PLLx\_3 (x=1-4) Offset address: $033_{H}+(x-1)*8$ PLL shape x register 3 Reset value: 00 0000<sub>H</sub> #### **Datasheet** 4 BGT60UTR11AIP registers | 23 22 21 20 19 18 17 16 APD TrW 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 APD APD | | r۱ | M | | | | | | | r | ۱۸/ | | | | | | |------------------------------------------------------------------------------------|----|----|----|----|----|----|---|---|----|----|-----|----|----|----|----|----| | APD<br>rw | | AF | PD | | | | | | | AF | PU | | | | | | | APD | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | | | | | | r | W | | | | | 23 22 21 20 19 18 17 16 | | | | | | | | | | | | AF | PD | | | | | | | | | | | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Field | Bits | Туре | Description | | |-------|-------|------|-----------------------------------------------------|--| | APU | 11:0 | rw | Number of samples for an up chirp of a single ADC: | | | | | | 0 <sub>D</sub> 4095 <sub>D</sub> Number of samples | | | APD | 23:12 | rw | Number of samples for a down chirp of a single ADC: | | | | | | 0 <sub>D</sub> 4095 <sub>D</sub> Number of samples | | #### PLL shape x register 4 4.33 Registers PLLx, they are used to program the parameters for the modulation sequence inside the local PLL FSM. The main FSM will control the local PLL FSM to run the expected modulation sequence in standalone mode (no external trigger required except the first one). PLLx\_4 (x=1-4) Offset address: $034_{H}+(x-1)*8$ Reset value: PLL shape x register 4 00 0000<sub>H</sub> 21 **FSD** rw 10 15 11 **FSD** rw | Field | Bits | Туре | Description | |-------|------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------| | FSD | 23:0 | rw | Chirp start frequency for down chirp. Sigma delta start frequency for the ramp generator: | | | | | 0 <sub>D</sub> Sawtooth shape | | | | | Note: In case $FSD = 0_D$ , $RSD = 0_D$ , and $RTD = 0_D$ , the fast sawtooth shape is enabled. In all other cases the triangular shape is enabled. | #### PLL shape x register 5 4.34 Registers PLLx, they are used to program the parameters for the modulation sequence inside the local PLL FSM. The main FSM will control the local PLL FSM to run the expected modulation sequence in standalone mode (no external trigger required except the first one). PLLx\_5 (x=1-4) Offset address: $035_{H}+(x-1)*8$ PLL shape x register 5 Reset value: 00 0000<sub>H</sub> #### **Datasheet** 4 BGT60UTR11AIP registers | | | | | | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----|----|----|----|----|----|---|----|----|----|----|----|----|----|----|----| | | | | | | | | | | | | R | SD | | | | | | | | | | | | | | | | r | w | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | RS | SD | | | | | | | | rw | Field | Bits | Туре | Description | |-------|------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | RSD | 23:0 | rw | Ramp step down chirp. A ramp step is the RF frequency difference added to the actual frequency during single clock cycle time of T <sub>SYS_CLK</sub> . In case the value is zero the RF frequency will be almost constant during the RTD time. | | | | | Bit(23) represents the sign for the ramp: | | | | | 0 <sub>D</sub> Up chirp | | | | | 1 <sub>D</sub> Down chirp | ## 4.35 PLL shape x register 6 Registers PLLx, they are used to program the parameters for the modulation sequence inside the local PLL FSM. The main FSM will control the local PLL FSM to run the expected modulation sequence in standalone mode (no external trigger required except the first one). PLLx\_6 (x=1-4) Offset address: $036_{H}+(x-1)*8$ PLL shape x register 6 Reset value: 00 0000<sub>H</sub> 21 23 22 18 17 TR\_EDD rw 11 **RSVD RTD** rw | Field | Bits | Туре | Description | |--------|-------|------|---------------------------------------------------------------------------------------------------------------| | RTD | 13:0 | rw | Ramp time for down chirp. RTD defines the number of clock cycles for the down chirp. The actual ramp time is: | | | | | 0 <sub>D</sub> Timer disabled (needed for fast down chirp) | | | | | 1 <sub>D</sub> 16383 <sub>D</sub> T_RAMP = RTD * 8 * T <sub>SYS_CLK</sub> | | RSVD | 15:14 | r | Reserved | | TR_EDD | 23:16 | rw | Timer for T_EDD. End of chirp delay applied after every down chirp: | | | | | 0 <sub>D</sub> T_EDD = 2 * T <sub>SYS CLK</sub> | | | | | 1 <sub>D</sub> 255 <sub>D</sub> T_EDD = (TR_EDD * 8 + 5) * T <sub>SYS CLK</sub> | ### **Datasheet** 4 BGT60UTR11AIP registers #### PLL shape x register 7 4.36 Registers PLLx, they are used to program the parameters for the modulation sequence inside the local PLL FSM. The main FSM will control the local PLL FSM to run the expected modulation sequence in standalone mode (no external trigger required except the first one). Offset address: PLLx\_7 (x=1-4) $037_{H}+(x-1)*8$ Reset value: 00 0000<sub>H</sub> PLL shape x register 7 23 21 19 18 20 TR\_SED\_MUL TR\_SED rw rw 11 CONT SH\_E TR\_SED \_MO **RSVD REPS** PD\_MODE N DE rw rw rw rw rw | Field | Bits | Туре | Description | |------------|-------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | REPS | 3:0 | rw | Repetition factor for a single shape: | | | | | $0_{D}15_{D}RS = 2^{REPS}$ | | SH_EN | 4 | rw | Enable shape: | | | | | 0 <sub>B</sub> Disabled | | | | | 1 <sub>B</sub> Enabled | | | | | Note: Values for disabled shapes are ignored. At least the first shape needs to be enabled (PLL1_7:SH_EN = $1_B$ ). Fields for unused shapes must be programmed to its default reset value. | | RSVD | 7:5 | r | Reserved | | CONT_MODE | 8 | rw | Continuous mode. After last shape repetition RS, the specified power mode (PLLy_7:PD_MODE) is applied and | | | | | 0 <sub>B</sub> the FSM stops immediately | | | | | 1 <sub>B</sub> after T_SED the next shape set is applied | | PD_MODE | 10:9 | rw | Power down mode. After the last repetition RS the chip enters the defined power mode (during T_SED): | | | | | $0_D$ Keep the same power mode (CSx + CSCx) | | | | | 1 <sub>D</sub> Change to IDLE power mode (CSI + CSCI) | | | | | 2 <sub>D</sub> Change to DS power mode (CSDS + CSCDS) | | | | | 3 <sub>D</sub> Reserved | | TR_SED | 18:11 | rw | Timer for T_SED: | | | | | $0_D T_{SYS\_CLK}$<br>$1_D255_D T_SED = (TR_SED * 2^{TR_SED\_MUL} * 8 + TR_SED\_MUL + 3) * T_{SYS\_CLK}$ | | TR_SED_MUL | 23:19 | rw | Timer multiplier for T_SED: 0 <sub>D</sub> 31 <sub>D</sub> 2 <sup>TR_SED_MUL</sup> | ### **Datasheet** 4 BGT60UTR11AIP registers #### **Sensor ADC register** 4.37 On chip sensor register settings. ADC1 Offset address: $050_{H}$ Reset value: Sensor ADC register 00 0000<sub>H</sub> > 21 SENSOR\_SE TR\_PSSTART L **RSVD** | Field | Bits | Туре | Description | |------------|-------|------|----------------------------------------------------------------------------------------| | RSVD | 15:0 | r | Reserved | | TR_PSSTART | 21:16 | rw | Delay after pa_on after the power amplifier is activated and power sensing is started. | | | | | T_PSSTART = TR_PSSTART * 8 * T <sub>SYS_CLK</sub> | | | | | 0 <sub>D</sub> Minimum delay | | | | | 50 <sub>D</sub> Maximum delay | | | | | 51 <sub>D</sub> 63 <sub>D</sub> Reserved | | | | | Note: T_PSSTART $\leq$ T_SSTART - 1.3 $\mu$ s (with 0.3 $\mu$ s for ADC conversion). | | SENSOR_SEL | 23:22 | rw | Sensor selection for ADC input: | | | | | 0 <sub>D</sub> RX channel (CSx:MADC_BBCH1_EN must be set) | | | | | 1 <sub>D</sub> Power sensor (CSx:PD1_EN must be set) | | | | | 2 <sub>D</sub> Temperature sensor (CSx:TEMP_MEAS_EN must be set) | | | | | 3 <sub>D</sub> IFx | #### RF test register 0 4.38 Register contains several bits used to enable dedicated paths for self test. RFT0 Offset address: $055_{H}$ RF test register 0 Reset value: 00 1F40<sub>H</sub> ### **Datasheet** 4 BGT60UTR11AIP registers | | | | | | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----|----|----|----|----|----|---|---|-------------|-------------|----|------|----|-----------------------------|----|----| | | | | | | | | | RF_TE<br>OI | EST_M<br>DE | | RSVD | | TEST<br>_SIG<br>_IF1_<br>EN | RS | VD | | | | | | | | | | r | N | | r | | rw | | r | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | <br> | <br> | <br> | | | <br> | <br> | | |------|-----------------------------|------------------------------|------|------|------|--------|-------|------|------|--| | RSVD | TEST<br>_SIG<br>_RF1<br>_EN | RFTS<br>IGCL<br>K_DI<br>V_EN | | | RFT | SIGCLK | (_DIV | | | | | - | F147 | r.v. | | | | r.v. | | | | | | Field | Bits | Туре | Description | |---------------|--------|------|---------------------------------------------------------------------------------------------------------------------------| | RFTSIGCLK_DIV | 12:0 | rw | RF test tone signal divider value. $f_{RFTST} = f_{SYS\_CLK} / RFTSIGCLK\_DIV$ : | | | | | 0 <sub>D</sub> Reserved | | | | | 1 <sub>D</sub> Reserved | | | | | 2 <sub>D</sub> Minimum value | | | | | 8191 <sub>D</sub> Maximum value | | RFTSIGCLK_DIV | 13 | rw | Enable the RF test tone signal output to the baseband: | | _EN | | | 0 <sub>B</sub> Disabled | | | | | 1 <sub>B</sub> Enabled | | TEST_SIG_RF1_ | 14 | rw | Enable test signal for receiver RF1: | | EN | | | 0 <sub>B</sub> Disabled | | | | | 1 <sub>B</sub> Enabled | | RSVD | 17:15, | r | Reserved | | | 21:19 | | | | TEST_SIG_IF1_ | 18 | rw | Enable test signal for IF channel 1: | | EN | | | 0 <sub>B</sub> Disabled | | | | | 1 <sub>B</sub> Enabled | | RF_TEST_MOD | 23:22 | rw | RF test mode. | | E | | | 0 <sub>B</sub> Test mode disabled | | | | | 1 <sub>B</sub> Mode 1: rf_bb:tx1_en toggles between 0 <sub>B</sub> and CSx:TX1_EN with f <sub>RFTST</sub> | | | | | 2 <sub>B</sub> Mode 2: rf_bb:tx1_dac toggles between 0 <sub>B</sub> and CSx:TX1_DAC with | | | | | R <sub>RFTST</sub> | | | | | 3 <sub>B</sub> Mode 3: rf_bb:test_sig_rf1 toggles between 0 <sub>B</sub> and RFT0:TEST_SIG_RF1_EN with f <sub>RFTST</sub> | | | | | Note: RF test mode is only active for MAIN: $CW_MODE = 1_B$ . | | | | | Note: RFTSIGCLK_DIV must be programmed and RFTSIGCLK_DIV_EN must be enabled. | #### **Datasheet** 4 BGT60UTR11AIP registers #### **EFUSE register 0** 4.39 Register contains several bits used to read out eFuses. **EFUSE0** Offset address: $057_{H}$ Reset value: EFUSE register 0 00 0200<sub>H</sub> | | RS | VD | | | RS | VD | | |----|----|----|----|----|------|----|----| | | | | | | - DC | · | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 13 12 11 10 | RSVD | EFUS<br>E_SE<br>NSE | RSVD EFUS<br>E_EN | RSVD | RSVD | |------|---------------------|------|------|------|------|------|------|------|------|------|--------------|------|------| | r | w | r | r | r | r | r | r | r | r | r | rw | r | r | | Field | Bits | Туре | Description | |-------------|--------|------|-----------------------------------------------------------| | RSVD | 3:0, | r | Reserved | | | 13:5, | | | | | 23:15, | | | | EFUSE_EN | 4 | rw | Enable EFUSE: | | | | | 0 <sub>B</sub> Enabled | | | | | 1 <sub>B</sub> Disabled | | EFUSE_SENSE | 14 | w | Start EFUSE read sequence: | | | | | 0 <sub>B</sub> No effect | | | | | 1 <sub>B</sub> Executes EFUSE reading and clears this bit | ## **EFUSE** register 1 Register contains several bits used to read out eFuses. **EFUSE1** Offset address: $058_{H}$ EFUSE register 1 Reset value: 00 0300<sub>H</sub> | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----|----|----|----|----|----|----|----| | | | | RS | VD | | | | | RSVD | EFUS<br>E_RE<br>ADY | RSVD | | |------|---------------------|------|--| | r | rh | r | | | Field | Bits | Туре | Description | |-------|-------|------|-------------| | RSVD | 8:0, | r | Reserved | | | 23:10 | | | ### (table continues...) #### **Datasheet** ### (continued) | Field | Bits | Туре | Description | |-------------|------|------|------------------------------------------------------------------------------------------| | EFUSE_READY | 9 | rh | EFUSE ready: | | | | | 0 <sub>B</sub> Not ready | | | | | 1 <sub>B</sub> Ready | | | | | Note: Only valid after EFUSE_SENSE was executed! Result stored in CHIP_ID0 and CHIP_ID1. | ## 4.41 PLL test register 0 The setting in this register should be used when the CW mode is enabled. Sigma delta modulator (SDM) is bypassed in CW mode. PDFT0 Offset address: $059_{H}$ PLL test register 0 Reset value: 00 0000<sub>H</sub> 21 18 16 23 **RSVD BYPS BYPR RSVD BYPSDM DME MPE** N rw rw | Field | Bits | Туре | Description | | |----------|------|------|---------------------------------------------------|--| | BYPRMPEN | 0 | rw | Enable bypass ramp generator: | | | | | | 0 <sub>B</sub> Ramp generator enabled | | | | | | 1 <sub>B</sub> Ramp generator disabled (bypassed) | | | BYPSDMEN | 1 | rw | Enable bypass for sigma delta modulator: | | | | | | 0 <sub>B</sub> Disabled | | | | | | 1 <sub>B</sub> Enabled | | | BYPSDM | 5:2 | rw | Value used for bypassed sigma delta modulator: | | | | | | 0 <sub>D</sub> Minimum value | | | | | | 15 <sub>D</sub> Maximum value | | | RSVD | 23:6 | r | Reserved | | ## 4.42 Chip ID register 0 The unique chip ID consists of 48 bits. Register CHIP\_ID0 provides the first 24bits of the ID. **CHIP\_ID0** Offset address: 05D<sub>H</sub> Chip ID register 0 Reset value: FF FFFF<sub>H</sub> #### **Datasheet** rh | Field | Bits | Туре | Description | |---------|------|------|---------------------------------------------| | CHIP_ID | 23:0 | rh | Chip ID[23:0]. | | | | | Note: Valid after EFUSE_SENSE was executed. | ## 4.43 Chip ID register 1 The unique chip ID consists of 48 bits. Register CHIP\_ID1 provides the second 24bits of the ID. Offset address: CHIP\_ID1 $05E_H$ Chip ID register 1 Reset value: FF FFFF<sub>H</sub> 21 23 22 18 17 16 CHIP\_ID rh 15 11 CHIP\_ID rh | Field | Bits | Туре | Description | |---------|------|------|---------------------------------------------| | CHIP_ID | 23:0 | rh | Chip ID[47:24]. | | | | | Note: Valid after EFUSE_SENSE was executed. | ## 4.44 Clock input register CLK\_IN register bit fields are used to program the input clock path. rw CLK\_IN Offset address: $05F_{H}$ Clock input register Reset value: 00 0400<sub>H</sub> 21 23 22 18 17 16 **RSVD** 11 IRQ\_ **RSVD** $FD_S$ DC\_OUT\_ADJ DC\_IN\_ADJ CLK\_SEL EL rw rw rw #### **Datasheet** | Field | Bits Type Description | | | | | | |------------|-----------------------|----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | CLK_SEL | 1:0 | rw | Selection of input clock frequency and clock path: | | | | | | | | 0 <sub>D</sub> Frequency doubler bypassed | | | | | | | | $1_D$ Frequency doubler without DC_IN | | | | | | | | 2 <sub>D</sub> Frequency doubler with DC_IN | | | | | | | | 3 <sub>D</sub> Frequency doubler with DC calibration for system clock and without DC calibration for PLL clock | | | | | | | | <b>Note:</b> It is important to program FD register first and enable the system clock afterwards by programming PACR2(23) register. | | | | | DC_IN_ADJ | 6:2 | rw | Duty cycle of input clock can be adjusted before entering the internal clock doublers. This adjustment can be used for equalizing the input clock to a DC of 50 % by applying a positive or negative clock delay time to the input clock (from OSC_CLK pin). In case if MSB of DC_IN_ADJ = $0_B$ a positive delay is used, while a MSB of DC_IN_ADJ = $1_B$ applies a negative delay. Delay times are in steps of 125 ps.: | | | | | | | | 0 <sub>D</sub> +0.23 ns (minimal positive adjustment) | | | | | | | | 15 <sub>D</sub> +2.1 ns (maximal positive adjustment) | | | | | | | | 16 <sub>D</sub> 0.23 ns (minimal negative adjustment) | | | | | | | | | | | | | | | | 31 <sub>D</sub> 2.1 ns (maximal negative adjustment) | | | | | DC_OUT_ADJ | 10:7 | rw | Duty cycle adjustment of clock doubler for system clock. The system clock pulse width can be adjusted by 15 delay cells, starting from 4.3 ns up to 4.3 ns + 15 * 0.45 ns. The duty cycle then is $DC_{SYS\_CLK} = (4.3 \text{ ns} + DC\_OUT\_ADJ * 0.4 \text{ ns}) / T_{SYS\_CLK}$ . | | | | | | | | 0 <sub>D</sub> 4.3 ns | | | | | | | | 1 <sub>D</sub> 4.7 ns | | | | | | | | <br>4 <sub>D</sub> 6.10 ns (preferred value for e.g. 80 MHz) | | | | | | | | $5_{\rm D}$ 6.55 ns (preferred value for e.g. 76.8 MHz) | | | | | | | | | | | | | | | | 15 <sub>D</sub> 11.05 ns | | | | | | | | Note: The duty clycle of the system clock can be adjusted via | | | | | | | | CLK_IN:DC_OUT_ADJ and can be monitored via IRQ pin. | | | | | IRQ_FD_SEL | 11 | rw | Select frequency doubler output at IRQ pin: | | | | | | | | 0 <sub>B</sub> Normal irq functionality at IRQ pin | | | | | | | | 1 <sub>B</sub> Frequency doubler output at IRQ pin | | | | | | | | Note: Frequency doubler has higher priority as interrupt. | | | | | RSVD | 23:12 | r | Reserved | | | | #### Wake up register 4.45 Wake up register can be used as chirp offset in case multiple devices are used and triggered together via SPI broadcast. WU Offset address: 060<sub>H</sub> Wake up register Reset value: $00\,0000_{H}$ #### **Datasheet** 4 BGT60UTR11AIP registers | | | | | | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----|----|----|----|----|-------|-------|---|----|----|----|------|------|----|----|----| | | | | | | | | | | | | RS | VD | | | | | | | | | | | | | | | | | r | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | RS | VD | | Т | R_TWK | UP_MU | L | | | | TR_T | WKUP | | | | | | r | | | | r | w | | | | | r | Μ. | | | | | Field | Bits | Туре | Description | |------------------|-------|------|---------------------------------------------------------------------------------------------------------------------------------------------------| | TR_TWKUP | 7:0 | rw | Timer for T_WU: | | | | | $0_D \dots T_{SYS\_CLK}$<br>$1_D255_D \dots T_WU = (TR_WKUP * 2^{TR_WKUP_MUL} * 8 + TR_WKUP_MUL + 3) * T_{SYS\_CLK}$<br>Note: $T_WU_{TYP} = 1$ ms | | TR_TWKUP_MU<br>L | 11:8 | rw | Timer multiplier factor for T_WU: 0 <sub>D</sub> 15 <sub>D</sub> 2 <sup>TR_WKUP_MUL</sup> | | RSVD | 23:12 | r | Reserved | ## 4.46 Status register 0 The status register STAT0 provides the actual value of some specific internal states. However it should be mentioned that for all status registers, STAT0, STAT1, and FSTAT, with the exception of the FIFO status and error flags, updates to each status register field can happen on different timing events relative to FSM states and the field content should be treated independently from one-another. In CW mode the status bits can be read properly after eg. 100 µs. Offset address: STAT0 $061_{H}$ Reset value: Status register 0 00 0008<sub>H</sub> 23 **RSVD** 15 ADC\_ LDO\_ ADC\_ **RSVD** CH\_IDX PΜ **RSVD** BGU **RSVD** SH\_IDX RDY **RDY** Ρ | Field | Bits | Туре | Description | |---------|-------|------|-----------------------------| | RSVD | 0, | r | Reserved | | | 4, | | | | | 23:14 | | | | ADC_RDY | 1 | rh | ADC status: | | | | | 0 <sub>B</sub> Not ready | | | | | $0_B$ Not ready $1_B$ Ready | rh rh rh rh (table continues...) r rh r ### **Datasheet** ## (continued) | Field | Bits | Туре | Description | | |----------|-------|------|----------------------------------------------------|--| | ADC_BGUP | 2 | rh | ADC bandgap reference power up status: | | | | | | 0 <sub>B</sub> Not ready | | | | | | 1 <sub>B</sub> Ready | | | LDO_RDY | 3 | rh | LDO status (V <sub>DDC</sub> above the threshold): | | | | | | 0 <sub>B</sub> Not ready | | | | | | 1 <sub>B</sub> Ready | | | PM | 7:5 | rh | Power mode of the FSM: | | | | | | 0 <sub>D</sub> Deep sleep mode (after reset) | | | | | | 1 <sub>D</sub> Active mode | | | | | | 2 <sub>D</sub> Interchirp mode | | | | | | 3 <sub>D</sub> Idle mode | | | | | | 4 <sub>D</sub> Reserved | | | | | | 5 <sub>D</sub> Deep sleep mode | | | | | | 6 <sub>D</sub> Reserved | | | | | | 7 <sub>D</sub> Reserved | | | CH_IDX | 10:8 | rh | Channel set index enabled by the FSM: | | | | | | 0 <sub>D</sub> CSU1 | | | | | | 1 <sub>D</sub> CSD1 | | | | | | 2 <sub>D</sub> CSU2 | | | | | | 3 <sub>D</sub> CSD2 | | | | | | 4 <sub>D</sub> CSU3 | | | | | | 5 <sub>D</sub> CSD3 | | | | | | 6 <sub>D</sub> CSU4 | | | | | | 7 <sub>D</sub> CSD4 | | | SH_IDX | 13:11 | rh | Shape index enabled by the FSM: | | | | | | 0 <sub>D</sub> PLLU1 | | | | | | 1 <sub>D</sub> PLLD1 | | | | | | 2 <sub>D</sub> PLLU2 | | | | | | 3 <sub>D</sub> PLLD2 | | | | | | 4 <sub>D</sub> PLLU3 | | | | | | 5 <sub>D</sub> PLLD3 | | | | | | 6 <sub>D</sub> PLLU4 | | | | | | 7 <sub>D</sub> PLLD4 | | # 4.47 Sensor ADC result register The register SENSOR\_RESULT is used to monitor the temperature as well as the power. SENSOR\_RESULTOffset address:062HSensor ADC result registerReset value:00 0000H #### **Datasheet** 4 BGT60UTR11AIP registers | | | | | | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----|--------|--------|----|----|----|---|---|----|-------|-------|-------|--------|----|----|----| | | | | | | | | | | | | TEMP_ | RESULT | ſ | | | | | | | | | | | | | | | r | h | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | • | TEMP_F | RESULT | | | | | | P | OWER_ | RESUL | .Т | | | | | | | rl | h | | | | | | | r | h | | | | | | | Field | Bits | Туре | Description | |------------------|-------|------|---------------------------| | POWER_RESUL<br>T | 11:0 | rh | Power sensor result | | TEMP_RESULT | 23:12 | rh | Temperature sensor result | #### FIFO status register 4.48 The global status register FSTAT is used to monitor the FIFO. It should be mentioned that for all status registers, STAT0, STAT1, and FSTAT, with the exception of the FIFO status and error flags, updates to each status register field can happen on different timing events relative to FSM states and the field content should be treated independently from one-another. In CW mode the status bits can be read properly after eg. 100 µs. **FSTAT** Offset address: $063_{H}$ FIFO status register Reset value: 10 0000<sub>H</sub> | | | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | |---|----|----|---|---|-------------|------|------|-----------|-------------|-------------------|---------------------|------|--| | | | | | | FOF_<br>ERR | FULL | CREF | EMPT<br>Y | FUF_<br>ERR | BURS<br>T_ER<br>R | CLK_<br>NUM<br>_ERR | RSVD | | | | | | | | rh r | | | 2 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|--------------------------|----|----|----|----|---|---|--------|-------|---|---|---|---|---|---| | RSVD | RAM_<br>PWR<br>_DO<br>WN | | | | | | | FILL_S | TATUS | | | | | | | | r | rh | | | | | | | r | h | | | | | | | | Field | Bits | Туре | Description | |-------------|------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | FILL_STATUS | 13:0 | rh | FIFO fill status: | | | | | 0000 <sub>H</sub> FIFO is empty | | | | | 0400 <sub>H</sub> FIFO is 50% filled | | | | | 0800 <sub>H</sub> FIFO is full | | | | | Note: This bit field is for debugging only. It should not be evaluated while the ADC is sampling and filing up the FIFO as the data are not stable. Can be evaluated when the FSM status is held, for example, after an FSM reset or in a specific power mode, Deep Sleep mode. | | RAM_PWR_DO | 14 | rh | RAM power down state: | | WN | | | 0 <sub>B</sub> RAM powered up | | | | | 1 <sub>B</sub> RAM powered down | #### (table continues...) #### **Datasheet** 4 BGT60UTR11AIP registers ## (continued) | Field | Bits | Туре | Description | |-------------|-------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | RSVD | 16:15 | r | Reserved | | CLK_NUM_ERR | 17 | rh | Clock number error bit is set when SPI clock number does not match the expected number of clock cycles: | | | | | 0 <sub>B</sub> No error | | | | | 1 <sub>B</sub> Clock number error | | | | | Note: Bit will be reset after HW or SW reset. | | BURST_ERR | 18 | rh | In case of burst error this bit is set: | | | | | 0 <sub>B</sub> No error | | | | | 1 <sub>B</sub> Burst error | | | | | Note: Bit will be reset after HW or SW reset. | | FUF_ERR | 19 | rh | FIFO underflow error shows if the host was reading more sampling data from the FIFO than available. The flag is also shown in GSR0 as a part of FIFO over or underflow error bit FOU_ERR: | | | | | 0 <sub>B</sub> No FIFO underflow | | | | | 1 <sub>B</sub> FIFO underflow | | | | | Note: Bit will be reset after HW, SW or FIFO reset. | | EMPTY | 20 | rh | FIFO empty status: | | | | | 0 <sub>B</sub> FIFO not empty | | | | | 1 <sub>B</sub> FIFO empty | | CREF | 21 | rh | FIFO fill status exceeds compare reference: | | | | | 0 <sub>B</sub> Fill status below reference | | | | | 1 <sub>B</sub> Fill status above reference | | FULL | 22 | rh | FIFO full status: | | | | | 0 <sub>B</sub> FIFO not full | | | | | 1 <sub>B</sub> FIFO full | | FOF_ERR | 23 | rh | FIFO overflow error bit shows if more sample data are transferred to the FIFO than FIFO memory locations are available to store the data. The flag is also shown in GSRO as a part of FIFO over or underflow error bit FOU_ERR: | | | | | 0 <sub>B</sub> No FIFO overflow | | | | | 1 <sub>B</sub> FIFO overflow | | | | | Note: Bit will be reset after HW, SW or FIFO reset. | # 4.49 Global status register The global status register GSR0 is related to SPI read/write monitoring. GSR0 0<sub>H</sub> Global status register Reset value: $x1110100_B$ | 7 | 6 | 5 | 4 3 | | 2 | 1 | 0 | |---|-----|----|-----|-----------|------------------|---------------------|----------------------| | | RS\ | 'D | | FOU_ERROR | MISO_HS_R<br>EAD | SPI_BURST_<br>ERROR | CLK_NUMBE<br>R_ERROR | | | r | | | rh | rh | rh | rh | ### **Datasheet** 4 BGT60UTR11AIP registers | Field | Bits | Туре | Description | |--------------|------|------|---------------------------------------------------------------------------------------------------------------------------------------------------| | CLK_NUMBER_ | 0 | rh | Defined within the SPI chapter: | | ERROR | | | 0 <sub>B</sub> No clock number error | | | | | 1 <sub>B</sub> Error condition occurred | | SPI_BURST_ER | 1 | rh | SPI burst error defined within the SPI chapter: | | ROR | | | 0 <sub>B</sub> No burst read/write error | | | | | 1 <sub>B</sub> Burst error | | MISO_HS_REA | 2 | rh | SPI MISO high speed mode: | | D | | | 0 <sub>B</sub> Not active | | | | | 1 <sub>B</sub> Active | | FOU_ERROR | 3 | rh | Shows if FIFO overflow or underflow condition occurred. The error will be cleared after the following resets: FIFO reset or SW reset or HW reset: | | | | | 0 <sub>B</sub> No error | | | | | 1 <sub>B</sub> Error condition occurred | | RSVD | 7:4 | r | Reserved | 82 #### **Data organization and SPI interface** 5 #### 5.1 Data header The main FSM is capable of generating a data header to be attached to the actual radar raw data. The structure of the header is shown in the following figure and table. The data header can be disabled by controlling the bit SFCTL:PREFIX EN (see Chapter 4.9). A sync-word is sent at the beginning of each acquisition to make the radar raw-data from each shape unique. This can be useful in case of broken communication with the application processor or in case of errors. Supposing the FIFO will generate a "FIFO overflow flag" the sync-word 0x000000 can be evaluated by the host controller and used to resync with the BGT60UTR11AIP and discard the data received before this sync word (if header or sync-word not used then the controller should reset the FIFO, discarding the actual FIFO data). On "FIFO underflow flag", the received data bits Following, the header includes also the frame counter and shape group counter, as well as the actual APU/APD value (see PLL shape x register 3) and temperature value. | Dat | Data Header | | | | | | | | | | | | | | | | | | | | | | | | |-----|-------------|-----------------|--------------------|----|----|---------------------|--------------|----|----|----|----|----|----|----|---|---|---|-----|------|---|---|---|---|---| | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | 0 | | | SYNC_WORD1 = 0x000 | | | | | | | | | | | | | | | | | | | | | | | 1 | | FRAME_CNT[11:0] | | | | SHAPE_GRP_CNT[11:0] | | | | | | | | | | | | | | | | | | | | 2 | | TEMP_RESULT | | | | | POWER_RESULT | | | | | | | | | | | | | | | | | | | 3 | | | | | | Data | a 0 | | | | | | | | | | | Dat | ta 1 | | | | | | Figure 20 Data header Table 22 **Data header description** | Symbol Word Bits | | | Description | | | | | | |------------------|----------------------------------------------------------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|--|--|--|--| | SYNC_WORD1 | #0 | 23:12 | The sync-word can be used to identify the start of a new chirp. In case the MADC will output also a sequence of 0x000000, to make the sync-word unique, the data from the MADC will be automatically changed to 0x001 before transferring it to the FIFO. | O <sub>D</sub> | | | | | | SYNC_WORD0 | YNC_WORD0 #0 11:0 See SYNC_WORD1. | | See SYNC_WORD1. | 0 <sub>D</sub> | | | | | | FRAME_CNT | #1 23:12 Same as STAT1:FRAME_CNT (see Status register 1) | | Same as STAT1:FRAME_CNT (see Status register 1) | 0 <sub>D</sub> | | | | | | SHAPE_GRP_CNT | #1 | 11:0 | Same as STAT1:SHAPE_GRP_CNT (see Status register 1). | 0 <sub>D</sub> | | | | | | TEMP_RESULT | #2 | 23:12 | Temperature value from the end of the previous chirp. | 0 <sub>D</sub> | | | | | | POWER_RESULT | #2 | 11:0 | Power value from the beginning of the shape. | 0 <sub>D</sub> | | | | | | DATA0 | #3 | 23:12 | MSB data (see Chapter 5.2). | | | | | | | DATA1 | #3 | 11:0 | LSB data (see Chapter 5.2). | | | | | | #### 5.2 FIFO and data flow The memory in the BGT60UTR11AIP is based on a FIFO. The FIFO consists of a circular shift register organized in 2048 words of 24 bits each. Following data flow mode from multi ADC to the FIFO is supported by the FSM (see following figure): Mode 1: One ADC active Datasheet - Data from 1<sup>st</sup> sample, 12 bits, are temporarily stored in a buffer - When the 2<sup>nd</sup> sample, 12 bits, are available, both, 1<sup>st</sup> and 2<sup>nd</sup> (24 bits), are stored into one data word V1.0 Figure 21 FIFO organization Readout from the FIFO should be executed from the host controller using memory address with correct data length. Data length can be derived from the data header or based on the "sync-word". Note: An illegal write to memory address space will lead to lost FIFO data! ## 5.3 SPI – Serial Peripheral Interface module The *SPI* is the communication interface between the host and the BGT60UTR11AIP. It enables the host to read from, or write to (program) the registers as well as reading from the FIFO. Figure 22 SPI module BGT60UTR11AIP device features four I/O pins for SPI communication and one for chip reset. DIO pins are pulled up to logic high inside the pad. - CSN to be connected to SS of the SPI master - CLK to be connected to CLK of the SPI master - DI to be connected to MOSI of the SPI master - DO to be connected to MISO of the SPI master - RST to be connected to reset Table 23 SPI pins | Pin name | Standard SPI mode function | Remarks | |----------|----------------------------|--------------------| | CSN | CSN | Chip select not | | CLK | CLK | SPI clock | | DI | MOSI | HiZ, biderectional | | DO | MISO | HiZ, bidirectional | Table 23 (continued) SPI pins | Pin name | Standard SPI mode function | Remarks | | | | | |----------|----------------------------|---------|--|--|--|--| | | | | | | | | | RST | RESET | HiZ | | | | | The SPI interface can be clocked up to 50 MHz. To meet the timing requirements for higher SPI clock frequencies (e.g. >25 MHz) the BGT60UTR11AIP device offers an additional high speed mode (SFCTL:MISO\_HS\_RD) which increase the timing budget on SPI master side by sending out data via DO with the rising edge instead of the falling edge of the CLK. ## 5.3.1 Standard SPI timing The timing diagram for normal SPI mode (SFCTL:MISO\_HS\_RD = $0_B$ ) is presented in the following figure. A *SPI* transfer is started with a falling edge of chip select signal CSN generated by the SPI master. At the same time the SPI master shall drive the level of the data input signal DI (*master out slave in (MOSI)*) according to the first bit. Also with the falling edge of the chip select signal CSN the SPI slave applies the level of the data on the output signal DO (*master in slave out (MISO)*) according to the first bit which shall be transferred to the SPI master, the level becomes stable after the period t(ds). The SPI master has to wait for the time t(L) before the clock signal CLK can be generated. With the rising edge of CLK the SPI slave captures the level of DI. The SPI master must keep the DI level stable for t(sis) before and for t(sih) after the rising edge of CLK to ensure valid setup and hold time of the SPI slave. With the falling edge of CLK the SPI master shall set the level of DI according to the next bit the master wants to send. The SPI master is supposed to read the level of DO with the rising edge of CLK. The SPI slave keeps the DO level stable for t(soh) after the falling edge of CLK. With the falling edge of CLK the SPI slave drives the level of DO according to the next bit, DO becomes stable after latest t(sov). After the last bit has been transferred and CLK has gone to low level, the SPI master must set CSN to high level to stop the transfer. The master must take care that the period between the last rising edge of CLK and the rising edge of CSN is not shorter than t(T). Within the period t(dh) after the rising edge of CSN the SPI slave drives DO to high impedance state again. Figure 23 SPI interface timing diagram for SFCTL:MISO\_HS\_RD = 0<sub>B</sub> BGT60UTR11AIP can operate at SPI clock frequencies up to 50 MHz, but the maximum achievable SPI clock frequency is limited by DI related setup and hold times of SPI master and SPI slave. If for example the SPI master requires a longer setup time than T/2-t(sov), the SPI clock speed in normal SPI mode must be reduced. Alternatively BGT60UTR11AIP can be switched to SPI high speed mode by setting SFCTL:MISO\_HS\_RD = $1_R$ . V1.0 #### **Datasheet** The timing diagram for high speed SPI mode is presented in Figure 24. In this mode the SPI master is still supposed to capture the level of DO with the rising edge of CLK. The SPI slave keeps the level of DO stable for t(soh) after the rising edge of CLK, and then sets the level of DO according to the next bit which is send out. Figure 24 SPI interface timing diagram for SFCTL:MISO\_HS\_RD = 1<sub>B</sub> Table 24 SPI Timing Requirements $VDD_{IO}$ = 1.08 V to 1.32 V, $T_b$ = -20 °C to +70 °C. | Parameter | Symbol | | Value | s | Unit | Condition | | |----------------------------------------------------------|--------|------|-------|------|------|-------------------|--| | | | Min. | Тур. | Max. | | | | | SPI clock period: 50 MHz, with 1% clock jitter | T | 20 | - | - | ns | - | | | Clock high | t(ch) | 9.0 | - | - | ns | - | | | Clock low | t(cl) | 9.0 | - | - | ns | - | | | Slave input setup | t(sis) | 5.0 | - | - | ns | - | | | Slave input hold | t(sih) | 5.0 | - | - | ns | - | | | Slave output valid | t(sov) | - | - | 15.0 | ns | see note | | | Slave output hold | t(soh) | 1.0 | - | - | ns | - | | | Lead time before the first working clock edge occurs | t(L) | 9.0 | - | - | ns | - | | | Tailing time after the last working clock edge | t(T) | 1 | - | - | ns | - | | | Data setup time after the DO goes in low impedance state | t(ds) | - | - | 5 | ns | Ensured by design | | | Data hold time before DO goes in hi impedance state | t(dh) | - | - | 5 | ns | Ensured by design | | Note: - If SFCTL:MISO\_HS\_RD is not set properly then data read on MISO may not be correct. - The timing is ensured for worst case condition: $VDD_{IO} = 1.08 \text{ V}$ , $T_b = +70 \,^{\circ}\text{C}$ , output load of $C_{load} = 50 \, pF$ . - Better conditions results in a much shorter t(sov) time. ## 5.3.2 Logic levels The digital inputs and outputs are fully *complementary metal-oxide semiconductor (CMOS)* compatible. All IO input / output timings are based on 50% voltage reference levels (see following figure). I/O interfaces are shown in Figure 28 and Figure 29, which include internal pull-ups. Figure 25 AC timing input/output reference levels The input logic hysteresis prevents input buffers from oscillation. The minimum hysteresis range $V_{\rm HYST}$ is in between the lower (0.3 \* $VDD_{\rm IO}$ ) and upper logic level (0.7 \* $VDD_{\rm IO}$ ) boundaries (see Figure 26). Above 0.7 \* $VDD_{\rm IO}$ the input signal is a logical '1' while below 0.3 \* $VDD_{\rm IO}$ it is a logical '0' regardless of hysteresis. Due to temperature drifts and device variation the hysteresis range $V_{\rm HYST}$ can be up to 0.7 \* $VDD_{\rm IO}$ or down to 0.3 \* $VDD_{\rm IO}$ but typically around 0.5 \* $VDD_{\rm IO}$ . Parameters are reported in #unique\_124/unique\_124\_Connect\_42\_title\_kdz\_mqc\_3vb. Figure 26 Logic input levels and hysteresis The digital output pads have a programmable output pad strength that gives a specific slew-rate for rising signals, $dV_{TR}$ , and falling signals, $dV_{TF}$ (see following figure). Minimum slew rates were simulated considering a total capacitive load of 15 pF. Results reported in #unique\_124/unique\_124\_Connect\_42\_title\_kdz\_mqc\_3vb. Figure 27 Rise/fall time, slew rate specified between 0.2 \* VDD<sub>IO</sub> and 0.8 \* VDD<sub>IO</sub> #### Table 25 Logical Levels for Input Pins $VDD_{IO}$ = 1.08 to 1.32 V, $T_b$ = -20 to +70 °C, ambient temperature not below -40 °C; all voltages with respect to $VSS_{IO}$ digital ground, positive current flowing into pin (unless otherwise specified) | Parameter | Symbol | | Values | ies Unit | | Condition | | |-----------|-------------|------|--------|--------------------------|---|-----------|--| | | | Min. | Тур. | Max. | | | | | LOW level | $V_{IN(L)}$ | 0 | - | 0.3 * | ٧ | - | | | | | | | <i>VDD</i> <sub>IO</sub> | | | | #### (table continues...) #### **Datasheet** 5 Data organization and SPI interface ## Table 25 (continued) Logical Levels for Input Pins $VDD_{IO}$ = 1.08 to 1.32 V, $T_b$ = -20 to +70 °C, ambient temperature not below -40 °C; all voltages with respect to $VSS_{IO}$ digital ground, positive current flowing into pin (unless otherwise specified) | Parameter | Symbol | | Values | | Unit | Condition | | |------------------------------------------------------------------------------------------------------------|---------------------|-----------------------------------|---------------------------------------------------------------------|-----------------------------------|------|-------------------------------------------|--| | | | Min. | Тур. | Max. | | | | | HIGH level | $V_{\rm IN(H)}$ | 0.7 *<br><i>VDD</i> <sub>IO</sub> | - | VDD <sub>IO</sub> | V | - | | | Input current (0 V < V <sub>IN</sub> < VDD <sub>IO</sub> ) | I <sub>IN</sub> | -150 | - | 150 | μΑ | - | | | Input capacitance<br>CLK/CSN/DI/RST | C <sub>IN</sub> | 1.3 | - | - | pF | - | | | Minimum hysteresis voltage range between 0.3 * <i>VDD</i> <sub>IO</sub> and 0.7 * <i>VDD</i> <sub>IO</sub> | $V_{HYST}$ | 250 | - | - | mV | V <sub>HYST_H</sub> - V <sub>HYST_L</sub> | | | Upper hysteresis signal level | V <sub>HYST_H</sub> | - | 0.5 *<br><i>VDD</i> <sub>IO</sub> +<br><i>V</i> <sub>HYST</sub> / 2 | 0.7 *<br><i>VDD</i> <sub>IO</sub> | V | - | | | Lower hysteresis signal level | V <sub>HYST_L</sub> | 0.3 *<br><i>VDD</i> <sub>IO</sub> | 0.5 *<br><i>VDD</i> <sub>IO</sub> -<br><i>V</i> <sub>HYST</sub> / 2 | - | V | - | | ## Table 26 Logic Levels for Output Pins $VDD_{IO}$ = 1.08 to 1.32 V, $T_b$ = -20 to +70 °C, ambient temperature not below -40 °C; all voltages with respect to $VSS_{IO}$ digital ground, positive current flowing into pin (unless otherwise specified). | Parameter | Symbol | | Value | Unit | Condition | | |--------------------------------------------------------------------------|---------------------|-----------------------------------|-------|--------------------------------|-----------|----------------------------------------------------------------------------------------| | | | Min. | Тур. | Max. | | | | LOW level | V <sub>OUT(L)</sub> | 0 | - | 0.2 * <i>VDD</i> <sub>IO</sub> | V | - | | HIGH level | V <sub>OUT(H)</sub> | 0.8 *<br><i>VDD</i> <sub>IO</sub> | - | VDD <sub>IO</sub> | V | - | | Output current (LOW) | I <sub>OUT(L)</sub> | -2 | - | - | mA | | | Output current (HIGH) | I <sub>OUT(H)</sub> | - | - | 2 | mA | | | Allowed load capacitance<br>to provide maximum signal<br>frequency on DO | C <sub>LOAD</sub> | - | - | 15 | pF | - | | Output pad slew rate for rising wave form | $dV_{TR}$ | 0.15 | - | - | V/ns | 0.2 * <i>VDD</i> <sub>IO</sub> to<br>0.8 * <i>VDD</i> <sub>IO</sub> with<br>50 pF load | | Output pad slew rate for falling wave form | dV <sub>TF</sub> | 0.13 | - | - | V/ns | 0.2 * <i>VDD</i> <sub>IO</sub> to<br>0.8 * <i>VDD</i> <sub>IO</sub> with<br>50 pF load | Figure 28 Interface for input pins Figure 29 Interface for output pins #### 5.3.3 Overshoot and undershoot waveform definition During operation the applied signals and supply levels should not exceed absolute maximum *direct current (DC)* levels specified in datasheet. Digital signals can have positive or negative overshoots due to inductive and/or capacitive loads. Table 28 reports the allowed overshoot timings and signal levels for all logic signals. Table 27 Overshoot and undershoot signal levels | Parameter | Symbol | Values | | | Unit | Condition | |-------------------------------------------|-----------------|--------|------|--------------------------------------|------|-----------| | | | Min. | Тур. | Мах. | | | | Maximum absolute overshoot voltage level | Vos | - | - | <i>VDD</i> <sub>IO</sub> + 0.5 V | V | see note | | Maximum absolute undershoot voltage level | V <sub>us</sub> | - | - | <i>V</i> SS <sub>IO</sub><br>- 0.5 V | V | see note | Note: Maximum pad current not exceeding ±2 mA (see also Chapter 5.3.2). No slew rate limitation existing on digital signals for overshoots/undershoots. 89 #### **Datasheet** 5 Data organization and SPI interface #### 5.3.4 IBIS model A BGT60UTR11AIP *input-output buffer information specification (IBIS)* model is available under *non-disclosure agreement (NDA)* upon request. It is based on timing simulations. In order to better reflect the real timing behavior, different pad models for input/output signals are used and summarized in the following table. The driver strength and the pull-up can be modified via registers. Table 28 IBIS Pad types and models (see IBIS model) | Pin | Ibis PAD Model | |------|--------------------------------| | CSN | IN: Selection_0 | | CLK | IN: Selection_0 | | DI | IN: Selection_0 | | DO | OUT: Selection_1 | | DIO2 | Not available on BGT60UTR11AIP | | RST | IN: Selection_0 | | IRQ | OUT: Selection_1 | ## 5.3.5 SPI functionality Each word transferred over the *SPI* bus has a length of 1 command byte + 3 data Bytes. The communication is done bitwise. First the address is transferred with *most significant bit (MSB)* first. The address is followed by the R/W-bit and then followed by the data which is sent MSB first, too. At the same time, while command byte is received, a freely from system level configurative global status register (8 bits, GSR0) is serial shifted out on DO (MSB first). On the following 24 clock cycles the selected register content is shifted out on DO, MSB first. Depending on sent R/W-bit there are two different operation modes available, the write mode and the read mode. Every write mode is a read mode too. #### Write mode After the start condition the desired address is sent. The address is 7 bits long followed by a bit that is a data direction bit (read/write). A one indicates a write operation (see following figure). Figure 30 SPI timing write mode #### **Read mode** After the start condition, the desired address is sent like in the write operation. A zero of the R/W-bit indicates a read access. The data on DI after the command byte may contain any value. The DO behavior is the same as in write mode. V1.0 #### **Datasheet** 5 Data organization and SPI interface Figure 31 SPI timing read mode ### 5.3.6 SPI burst mode The burst mode can be used to read or write out several registers or some data from the *SPI* instead of reading just single registers or data. The burst mode command is sent by the host. The burst mode command consists of several bit fields and is shown in the following table. | 31 | 30 | 29 | 28<br>ADDR | 27 | 26 | 25 | 24<br>RW | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16<br>RWB | |----|----|---------|-------------|---------|----|----|----------|----|----|----|-----------|----|----|----|-----------| | 15 | 14 | 13<br>N | 12<br>BURST | 11<br>S | 10 | 9 | 8 | 7 | 6 | 5 | 4<br>RSVD | 3 | 2 | 1 | 0 | | Field | Bits | Description | |---------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | RSVD | 8:0 | Reserved | | NBURSTS | 15:9 | Number of processed data blocks: 0 <sub>H</sub> "unbounded" burst accesses 1 <sub>H</sub> 7E <sub>H</sub> number of words to transfer | | RWB | 16 | Burst read or write: 0 <sub>B</sub> Perform a read burst 1 <sub>B</sub> Perform a write burst, (writes to <i>FIFO</i> not supported) | | SADDR | 23:17 | Starting address where the burst starts processing: < 64 <sub>H</sub> Register access == 64 <sub>H</sub> FIFO access > 64 <sub>H</sub> Reserved Address is incremented automatically inside a burst. | | RW | 24 | Read/Write register access: 1 <sub>B</sub> write to address 7F <sub>H</sub> | | ADDR | 31:25 | To enter the burst mode the following address is used: 7F <sub>H</sub> request the burst read/write. | Note: A single data block is 24 bits width for both, the sampling memory and the registers. 91 #### **Burst mode operation** After the start condition the 32 bits burst mode command is sent from the SPI master on DI. At the same time, the status register GSR0 (four $1_B$ bits + four status bits) followed by 24 padding bits set to $0_B$ is shifted out on DO. After the command sequence is done, the register/FIFO data is shifted out to the SPI master on DO. In burst write mode, the register data to be written is shifted in from the SPI master (application processor e.g.). #### **Burst mode read sequence** In the read sequence, the SPI master reads from the device. Figure 32 Burst mode read sequence #### **Burst mode write sequence** In the burst write mode, the SPI master writes to the device. Figure 33 Burst mode write sequence #### Sampling data arrangements in data blocks The data from the FIFO are streamed out during the burst read request, starting from the FIFO address zero. The 1<sup>st</sup> *ADC* is the ADC channel with the lowest channel number. As far as the sampling memory is organized in 24 bits and up to 1 ADC channels are selectable through the ADC channel selection bits (CSx:MADC\_BBCH\_SEL, see Channel set up x register 1) the data blocks are arranged as follows. In case a single ADC is selected the data blocks are shown in the following figure. Figure 34 Single ADC channel selected #### **Example: Burst mode read sampling memory sequence** The following burst mode command is sent from the host to initialize the burst mode to read from the FIFO an undefined number of sampling data: • BMCMD RS = (ADDR = $7F_H$ , RW = 1, SADDR = $64_H$ , RWB = 0, NBURSTS = $0_H$ ) Remark: For each burst read request to the sampling memory, the sampling-memory address pointer is reset to the initial value. So that memory can be read out from the beginning until the application processor stops burst reading. #### **Datasheet** 5 Data organization and SPI interface #### **Example: Burst mode read registers sequence** The following burst mode command is sent from the host to initialize the burst mode to read out 10 registers starting from register address 3: • BMCMD\_RR10 = (ADDR = 7F<sub>H</sub>, RW = 1, SADDR = 3<sub>H</sub>, RWB = 0, NBURSTS = A<sub>H</sub>) #### 5.3.7 SPI error detection SPI BURST\_ERR and CLK\_NUM\_ERR (see FIFO status register) will be cleared after these resets: - software (SW) reset - hardware (HW) reset SPI BURST\_ERR and CLK\_NUM\_ERR are reported in the global status bits of the next *SPI* transaction and latched as sticky bits in the FSTAT register. In order to understand if the captured sample data are corrupted, the host can evaluate the bit field CLK\_NUM\_ERR and SPI BURST\_ERR as reported in the following table. Table 29 SPI BURST\_ERR and CLK\_NUM\_ERR Definitions | <b>Length Range</b> | Transaction | SPI BURST_ERR | CLK_NUM_ERR | Behavior on read/write | |---------------------|------------------------------------------|----------------|----------------|------------------------------------| | 0 | Null command | 0 <sub>B</sub> | 0 <sub>B</sub> | Ignored | | 1-31 | Short length error in single | 0 <sub>B</sub> | 1 <sub>B</sub> | Command ignored | | >32 | Long length error in single | 0 <sub>B</sub> | 1 <sub>B</sub> | Extra bits ignored | | 1-31 | Short length error in SPI burst header | 0 <sub>B</sub> | 1 <sub>B</sub> | Command ignored | | <24xN | Missing whole data word in bounded burst | 1 <sub>B</sub> | O <sub>B</sub> | Available data words used | | >24xN | Extra whole data word in bounded burst | 1 <sub>B</sub> | 0 | Extra data word(s) ignored | | %24>0 | Misaligned bit-count for bounded burst | 1 <sub>B</sub> | 1 <sub>B</sub> | Extra bits ignored | | %24>0 | Misaligned bit-count for infinite burst | 0 <sub>B</sub> | 1 <sub>B</sub> | Partial data word may be discarded | Note: - Ignored write transaction means that no register (or memory) content is affected by the partial write command, or incomplete data word. - Ignored read transaction means that the returned data is invalid, and for the FIFO no words are removed by the partial read command, or incomplete data word. - Discarded read transaction means that the data is already read from the FIFO but only partially transferred; subsequent read pops next word from FIFO. - Data from the FIFO may be discarded after a length error in the infinite burst (NBURST=0) occurs. The FIFO read has to happen, since at that stage the data is required to be shifted out, but if not all bits are shifted out the FIFO is already read and the partial data word may be discarded. #### 5.3.8 SPI broadcast mode BGT60UTR11AIP comes with a special *SPI* feature called broadcast mode. This mode gives the user the capability to program multiple radar sensors which shares the same SPI bus. V1.0 #### **Datasheet** 5 Data organization and SPI interface To avoid driver conflicts of contradictory logic levels on the shared *MISO* line the SPI broadcast mode deactivates the output driver of the DO pin. This change becomes active with the rising edge of CS after MAIN:SPI\_BC\_MODE is programmed to 1<sub>B</sub>. The deactivation of this mode is done in a similar way by programming MAIN:SPI\_BC\_MODE to 0<sub>B</sub> which activates the output driver of the DO pin again with the rising edge of CS. There are two main use cases to benefit from this SPI broadcast mode: - To speed up initial radar sensors configuration by programming all devices at the same time - To synchronize multiple radar sensors by triggering a frame at the same time (single SPI write command with MAIN:FRAME\_START = $1_B$ Figure 35 SPI broadcast block diagram A SPI broadcast system with multiple sensors (e.g. sensor 1, sensor 2 ...) shares the same SPI bus including SPI clock (SPI\_CLK), data input and output (MOSI, MISO) and maybe also the same oscillator clock (OSC\_CLK). However, each sensor requires an own chip select (CSN) pin on the SPI master (e.g. MCU, AP) side to enable individual control over each sensor. Also a dedicated interrupt input pin is needed on SPI master side for each sensor interrupt output (IRQ). ## 5.4 Hardware reset sequence The chip should not be in reset state after any reset condition (*SW*, *HW*, *FIFO*, and *FSM* reset) especially when no external clock OSC\_CLK is applied (see Table 3). For a proper device reset a special reset sequence is required: While CSN is = $^{1}_{B}$ RST must perform a $^{1}_{B}$ $^{0}_{B}$ $^{1}_{B}$ transition The behavior is presented in the following figure with: - T\_CS\_BRES = 100 ns - T RES = 100 ns - T\_CS\_ARES = 100 ns #### **Datasheet** 5 Data organization and SPI interface Figure 36 Hardware reset sequence ## 5.5 Software triggered resets Besides the hard reset, three reset sequences are supported and can be triggered in the MAIN register (see also Main register). They are defined according to the following hierarchy: • SW reset -> FIFO reset -> FSM reset #### Software reset - Resets all registers to default state - Resets all internal counters (shape, frame e.g.) - Perform FIFO reset - Performs FSM reset - A delay of 100 ns after the SW reset is needed before the next SPI command is sent #### **FIFO** reset - Reset the read and write pointers of the FIFO - Array content will not be reset, but cannot be read out - FIFO empty is signaled, filling status = 0<sub>D</sub> - Resets register FSTAT FIFO status register - Performs an implicit FSM reset #### FSM reset - Resets FSM to DS power mode - Resets FSM internal counters for channel/shape set and timers - Resets Status register 0 and Status register 1 register - Reset PLL ramp start signal - · Reset PA ON - Terminates frame (shape and frame counters incremented although maybe not complete) #### **Datasheet** 6 PLL domain functional specification ## 6 PLL domain functional specification The *PLL* is designed to generate high performance frequency chirps in the range of 57.4 GHz to 63.0 GHz. The modulation is performed inside the PLL bandwidth (in-band-modulation) with an analog charge pump based fractional-N RF-PLL architecture. It furthermore features a shape generator with high flexibility to allow different ramp shapes and duration times. The loop requires a low noise reference clock with a nominal frequency of SYS CLK. #### 6.1 PLL interfaces and clock distribution Figure 37 shows the interfaces to the PLL and the distribution of the internal system clock. Supported are two different external oscillator input clock frequency ranges $f_{OSC\_CLK}$ #1 and #2, which requires different settings of the PLL and the correct configuration of the clock input stages DC\_IN (see Clock input register). Each clock-input stage consists of multiplexers for path selection and a selectable frequency doubler. In addition to this, the clock input-stage for the system includes different correction and adjustment options used for the frequency doubling DC\_OUT (see Clock input register). In case of $f_{\rm OSC\_CLK}$ #1 the register bits CLK\_IN:CLK\_SEL should be set to $0_{\rm D}$ , for $f_{\rm OSC\_CLK}$ #2 the register bits CLK\_SEL should be set to $1_{\rm D}$ in order to use only the clock frequency doubler (see section 4.26). The frequency doubler correction and adjustment options are the following: - CLK\_IN:CLK\_SEL = 1<sub>D</sub>: enables both frequency doublers without an input duty cycle adjustment. - CLK\_IN:CLK\_SEL = 2<sub>D</sub>: enables frequency doubling with an input duty cycle adjustment via the bits CLK\_IN:DC\_IN\_ADJ. This adjustment is applied to the input clock. The corrected clock is then the input to both duty cycle dependent frequency doublers (PLL and system clock). - CLK\_IN:CLK\_SEL = 3<sub>D</sub> enables the frequency doubling but only uses the input duty cycle correction for the frequency doubler that generates the system clock. For the case the frequency doubler is used (CLK\_IN:CLK\_SEL $\geq 1_D$ ) the duty cycle of the generated doubled clock can be modified with the bits CLK\_IN:DC\_OUT\_ADJ to a value close to 50%. This adjustment only applies to the system clock as the PLL only requires a minimum duty cycle for the reference clock, which is ensured by design. ### 6.2 Reference clock distribution The external reference clock signal is provided via a short, low jitter path directly to the clock input port of the *PLL* analog part (PLL analog). Inside the PLL analog part the clock path is split and goes to two different clock input-stages. One stage is dedicated to the PLL and is under the internally regulated low noise supply of the PLL. The second input stage is used to provide the system clock through the *simplified timing shell (STS)* to the output of the PLL macro (osc\_clk2dig). The STS is a defined timing interface between the PLL analog and the digital part. Since osc\_clk2dig serves as the clock for the main *FSM* it must have an independent path to ensure availability even when the PLL is put into power down. Therefore the usage of supplies generated inside the PLL is avoided for this path. The main FSM clock can be gated via a dedicated register bit called PACR1:OSCCLKEN (see PLL analog control register 1) which gates the clock path already at its beginning. 6 PLL domain functional specification Figure 37 PLL and SYS\_CLK interface to the main FSM ### 6.2.1 Interfaces to the PLL Most static settings and control signals dedicated to the analog part of the *PLL* are treated as asynchronous signals and are passed from the register bank to the *STS* of the PLL. This applies to digital signals that are not timing critical. Ramp generation parameters provided from the main *FSM* to the digital part of the PLL are registered inside the PLL digital. The start signal of the ramp also acts as a synchronization signal of the ramp parameters. This is required since the PLL digital runs on the divided clock of the PLL which ensures a known and synchronous timing relation between the sigma-delta bit stream and the analog part of the PLL that realizes the ramping behavior. The divided clock is only available if the PLL macro and the *voltage controlled oscillator (VCO)* are activated. Other control signals from PLL digital to the analog part are kept asynchronous. In order to close the PLL loop the analog part of the PLL core has interfaces to the *RF* macro where the VCO and a part of the divider chain are located. ## 6.3 PLL parameters and specification The following table summarizes the target parameters of the *PLL* based frequency generator. Table 30 PLL specifications $VDD_{PLL} = 1.71 \text{ to } 1.89 \text{ V}, VDD_{LF} = 2.5 \text{ to } 3.63 \text{ V}, T_b = -20 ^{\circ}\text{C to } +70 ^{\circ}\text{C}.$ | Parameter | Symbol | | Values | | Unit | Condition | | |-------------------------------|----------|------|--------|------|----------|-----------------------------------------------------|--| | | | Min. | Тур. | Max. | | | | | PLL Chirp Parameters | | | | | <u>'</u> | | | | Output Frequency Range | $f_{RF}$ | 57.4 | - | 63.0 | GHz | Range depends on the <i>VDD</i> <sub>LF</sub> value | | | Continuous FM-Chirp Bandwidth | BW | 0 | - | 5.6 | GHz | PLL tuning range | | #### **Datasheet** 6 PLL domain functional specification ### Table 30 (continued) PLL specifications $VDD_{PLL} = 1.71 \text{ to } 1.89 \text{ V}, VDD_{LF} = 2.5 \text{ to } 3.63 \text{ V}, T_b = -20 ^{\circ}\text{C to } +70 ^{\circ}\text{C}.$ | Parameter | Symbol | | Values | | Unit | Condition | | |----------------------------------------------------------|-----------------------------|------|--------|------|--------|---------------------------------------------------------------------------------|--| | | | Min. | Тур. | Max. | | | | | VDD <sub>LF</sub> Range | VDD <sub>LF</sub> | 2.5 | - | 3.63 | V | Complete specified <i>BW</i> requires at least <i>VDD</i> <sub>LF</sub> = 3.3 V | | | Chirp slope | Slope | - | - | 400 | MHz/µs | - | | | Frequency Ramp Linearity Error | Error | - | - | 1 | % | For 2 GHz <i>BW</i> minimum<br>See Figure 38 | | | Frequency Ramp Settling Time (fast chirp feature active) | t <sub>PLL,settle</sub> | - | 5 | - | μs | See Figure 39 | | | PLL Phase Noise Single Sideband | PN <sub>PLL</sub> , 100 kHz | - | -80 | -75 | dBc/Hz | at 100 kHz offset | | ## **6.3.1** Frequency ramp linearity definition: Frequency ramp linearity error is defined to be < 1% of the *frequency-modulated (FM)* chirp bandwidth. The linearity error is calculated as the deviation from an "ideal" frequency ramp. The specification needs to be fulfilled after the frequency ramp settling time (see also Chapter 3.3). The assumed worst case FM chirp bandwidth for linearity evaluations is 2 GHz. 6 PLL domain functional specification Figure 38 Frequency linearity definition The max frequency error expected, assuming 2 GHz minimum BW and a max deviation of 1%, will be 20 MHz. ## 6.3.2 Frequency ramp settling time It is the time required by the *PLL* to damp undershoot and overshoot in case of saw-tooth shapes. A qualitative view is shown in the following figure. See Chapter 3.3 for a more detailed definition of the timings. Figure 39 Chirp settling time 7 Analog-RF domain functional specification #### 7 **Analog-RF domain functional specification** In the analog functional specification all analog components like RF frontend (RF FE), baseband amplifiers, and filters are described in more details. The register definitions for the components are in Channel set up x register 0. Figure 40 Analog domain simplified block diagram #### 7.1 RF frontend (RF FE) In the RF frontend, all features to enable the radar functionality are implemented. Figure 41 Simplified block diagram of transceiver frontend #### 7.1.1 On-chip analog sensor output The analog sensor outputs are connected to the SADC. See for the SADC input configuration. See Channel set up x register 0 for enable pins definition. 100 7 Analog-RF domain functional specification #### **RF FE specifications** 7.1.2 In the table below the target specifications for the *RF* frontend measured at die PAD interface. #### Table 31 **RF FE specifications** Min and max values cover the specified frequency range, $f_{RF}$ = 57.4 GHz to 63.0 GHz. Temperature range, $T_b$ = -20 °C to +70 °C, and voltage supply range, $VDD_{RF}$ = 1.71 V to 1.89 V (unless otherwise specified). | Parameter | Symbol | | Values | | Unit | Condition | | |-------------------------------------------------------------------------------------------------------------|-----------------------|----------------------|----------------|----------|---------|---------------------------------------|--| | | | Min. Typ. | | Max. | | | | | Frequency Range | $f_{RF}$ | 57.4 | - | 63.0 | GHz | - | | | Transmitter | | | <u> </u> | | | ' | | | Transmit Output Power <sup>1)</sup> | P <sub>TX</sub> | - | 5.0 | - | dBm | Conducted power | | | Output Power Variation over Temperature | P <sub>TX_Temp</sub> | -2.0 | - | 2.0 | dB | For TX DAC set to 31 <sub>0</sub> | | | Transmitter Power<br>Control Dynamic Range | $P_{TXD}$ | - | 15 | - | dB | - | | | DAC Resolution<br>Transmitter Power<br>Control | $P_{TXC}$ | - | 5 | - | Bits | - | | | Receiver (for all RX chann | iels) | | ' | | | | | | Receiver Conversion<br>Gain <sup>2)</sup> | CG <sub>RX</sub> | 12 | 14 | 16 | dB | - | | | Conversion Gain Variation<br>Over Temperature | CG <sub>RX_Temp</sub> | -3 | - | 3 | dB | Including the complete baseband chain | | | Receiver Single Sideband<br>Noise Figure | NFssb <sub>RX</sub> | - | 12 | 14 | dB | at 100 kHz offset | | | Receiver 1-dB<br>Compression Point | P-1dB <sub>RX</sub> | -10 | -5 | - | dBm | - | | | LO feedthrough at the RX port | LOfeed <sub>RX</sub> | - | -30 | - | dBm | - | | | TX-to-RX Isolation | Iso <sub>TXRX</sub> | - | 50 | - | dB | - | | | Sensors | | | | | | | | | Temperature Sensor<br>Range <sup>3)</sup> | T <sub>b</sub> | -40 | - | 105 | °C | - | | | Chip Backside<br>Temperature ( <i>Temp</i> ) Vs<br>Temperature Sensor<br>Readout ( <i>Tsense</i> ) Relation | Temp<br>Tsense | $Temp = \frac{T}{T}$ | sense – a<br>b | | °C<br>V | - | | | Temperature Sensor<br>Offset (a) | а | -0.19025 | -0.17530 | -0.15925 | V | - | | | Temperature Sensor<br>Slope (b) | b | - | 0.001530 | - | V/K | - | | ### (table continues...) #### **Datasheet** 7 Analog-RF domain functional specification #### Table 31 (continued) RF FE specifications Min and max values cover the specified frequency range, $f_{RF}$ = 57.4 GHz to 63.0 GHz. Temperature range, $T_b$ = -20 °C to +70 °C, and voltage supply range, $VDD_{RF}$ = 1.71 V to 1.89 V (unless otherwise specified). | Parameter | Symbol | | Values | Unit | Condition | | | |---------------------------------------------------------------------|------------------------------------------|---------------------------------------------------------------------------------------------|--------|------|-----------|----------------------|--| | | | Min. | Тур. | Max. | | | | | Output Power at Chip<br>Pad Vs TX Peak Detector<br>Readout Relation | P <sub>out</sub><br>PPD_PA <sup>4)</sup> | $P_{\text{out}} = t_1 * \ln(y_0 = 0.02933)$<br>$A_1 = 0.19253$<br>$t_1 = 8.912 \text{ dBr}$ | 1 | | dBm<br>V | PPD_PA selected | | | TX Peak Detector<br>Accuracy | PPD_PA <sub>acc</sub> | -2 | - | 2 | dB | Over f <sub>RF</sub> | | | TX Peak Detector<br>Dynamic Range | PPD_PA <sub>DR</sub> | -10 | - | 10 | dBm | Min. 8 bits | | <sup>1)</sup> At die pad. Note: The spurs of the system clock signal could affect the sensor readout. In order to have a more stable read out for the sensors an average over 16 samples for each sensor measurement is recommended. ## 7.2 Analog baseband: amplifiers and filters The baseband amplifiers and filters adjusts the *IF* signals to fulfill the system requirements. They set the signal levels to drive full scale the *ADC* inputs without clipping. 102 <sup>2)</sup> Power to voltage gain. <sup>3)</sup> If storage temperature exceeds 125° C an additional drift of the temperature sensor readout up to ±10 K might occur. <sup>4)</sup> Output power can be evaluated by sampling the level of the peak detector level at the output of the TX power amplifier. This signal has to be compared to a reference to de-embed thermal drift of the sensor. Figure 42 Baseband amplifiers and filters block diagram ## 7.2.1 Baseband characteristics The baseband block consists of 1 channels. Each channel consists of a *HPF*, a *VGA*, and *AAF* plus a driver for the *ADC* (see Figure 44). Figure 43 Baseband characteristics The HPF is used in order to remove the *DC* offset at the output of the *RX* mixer and also suppress the reflected signal from close in unwanted targets (radome, e.g.). ## **7.2.2** Baseband requirements The *HPF* can be tuned to accommodate different fcHPF according to different modulation parameters. As presented in the following table, four different settings are possible. Given the expected power levels the radar system will deal with, the HPF should not degrade the linearity of the system. 103 #### 7 Analog-RF domain functional specification Figure 44 Baseband simplified block diagram, one for each channel After the *alternating current (AC)* coupling, the *IF* signals are amplified by the first amplifier stage. The first stage shows a selectable voltage gain of 18 or 30 dB. The gain can be adjusted in the *VGA* in 6 steps of 5 dB each up to a maximum gain of 30 dB. The VGA is followed by a two stages, four poles *AAF*. The AAF cutoff can be set to either 600 kHz or 1 MHz. The signal is then applied to an *ADC* driver amplifier, which has a gain of 1. The ADC driver shows a cut-off behavior above 1 MHz. Overall the baseband chain can be set to a maximum gain of 60 dB. The specific parameters of the baseband chain are summarized in the following tables. Table 32 High pass filter selection $VDD_{RF} = 1.71 \text{ V to } 1.89 \text{ V}, T_b = -20 ^{\circ}\text{C to } +70 ^{\circ}\text{C}$ | Parameter | | Value | : | Unit | Description | | | |-----------|------|-------|------|------|---------------------------|--|--| | | Min. | Тур. | Max. | | | | | | Fc_HPF_0 | - | 20 | - | kHz | HPF 3 dB cutoff frequency | | | | Fc_HPF_1 | - | 40 | - | kHz | HPF 3 dB cutoff frequency | | | | Fc_HPF_2 | - | 80 | - | kHz | HPF 3 dB cutoff frequency | | | | Fc_HPF_3 | - | 140 | - | kHz | HPF 3 dB cutoff frequency | | | | Fc_HPF_4 | - | 160 | - | kHz | HPF 3 dB cutoff frequency | | | #### Table 33 Baseband gain stages $VDD_{RF} = 1.71 \text{ V to } 1.89 \text{ V}, T_b = -20 ^{\circ}\text{C to } +70 ^{\circ}\text{C}.$ | Parameter | | Value | | Unit | Description | | | |----------------------------|------|-------|------|------|-----------------------|--|--| | | Min. | Тур. | Max. | | | | | | 1 <sup>st</sup> Gain Stage | - | 18/30 | - | dB | Selectable, by design | | | | VGA | - | 30 | - | dB | 6 steps | | | | VGA Step Size | 4 | 5 | 6 | dB | - | | | #### Table 34 Anti aliasing filter specification $VDD_{\mathsf{RF}}$ = 1.71 V to 1.89 V, $T_{\mathsf{b}}$ = -20 °C to +70 °C. | Parameter | | Value | | | Description | | |-----------|------|-------|------|-----|-----------------------|--| | | Min. | Тур. | Max. | | | | | fcLPF1 | 450 | 500 | 650 | kHz | 3 dB cutoff frequency | | | fcLPF2 | - | 1000 | - | kHz | 3 dB cutoff frequency | | #### (table continues...) ### **Datasheet** 7 Analog-RF domain functional specification ## Table 34 (continued) Anti aliasing filter specification $VDD_{\mathsf{RF}}$ = 1.71 V to 1.89 V, $T_{\mathsf{b}}$ = -20 °C to +70 °C. | Parameter | | Value | | Unit | Description | |--------------|------|-----------------|------|------|-------------------------------------| | | Min. | Тур. | Max. | | | | LPF_Order | - | 2 <sup>nd</sup> | - | - | Four poles, by design | | LPF_Flatness | - | 1 | - | dB | In band flatness, ensured by design | 8 MADC domain functional specification ## 8 MADC domain functional specification The multichannel *ADC* (MADC) block consists of 1 differential *successive approximation register (SAR)* ADC. The ADC captures the differential *IF* output signals from the *ABB* and convert it into a digital representation of the same. The 1.5 V supply (*VDD*<sub>C</sub>) is internally generated by a dedicated *LDO* (see Figure 5). For the ADC the parameters are set in ADC control register. Each channel of the MADC can be enable/disable together with the respective baseband channel by the bits MADC\_BBCH\_EN in Channel set up x register 1. To simplify the dataflow to the channel can be selected via the BBCH\_SEL in Channel set up x register 1. See also APU and APD in PLL shape x register 3 and Chapter 5.2. Figure 45 MADC block diagram ## 8.1 MADC supply voltage requirements The voltage supply to the *ADC* domain is provided on pin $VDD_A$ and the output of the internal ADC reference voltage is provided on pin $V_{AREF}$ . In order to filter out the voltage ripples due to switching effects a low *equivalent series* resistance (ESR) bypass capacitor of $C_{b2}$ = 470 nF should be used on the *printed circuit board* (PCB). 8 MADC domain functional specification Figure 46 MADC input pin requirements $V_{\text{AGND}}$ shares the same analog ground connection pin $VSS_{\text{A}}$ on PCB. The bypass capacitors should be mounted as close as possible to that pin. Table 35 MADC voltage reference $VDD_A$ = 1.71 V to 1.89 V, $T_b$ = -20 °C to +70 °C. | Parameter | Symbol | | Value | Unit | Condition | | |------------------------------------------------------------------------------|------------------|------|-------|------|-----------|-------------------------------------------| | | | Min. | Тур. | Max. | | | | Positive reference voltage with respect to $V_{AGND}$ , generated internally | $V_{AREF}$ | 1.10 | 1.21 | 1.29 | V | - | | Negative analog reference voltage | VSS <sub>A</sub> | -0.1 | 0 | - | V | Refers to board<br>design ground<br>plane | ## 8.2 MADC specifications The following table specifies the *ADC* parameters. The numbers include one over-conversion. All parameters are only valid with executed start-up calibration. No parameter is targeted for production test. Note: $f_{ADC CLK} = f_{SYS CLK}$ #### **REMARK:** If the ADC starts sampling before the bandgap is powered up (BG\_EN in Channel set control x register), the results will show some gain errors. To avoid this, follow the bandgap power up timing presented in section Chapter 8.4. #### **Datasheet** 8 MADC domain functional specification #### Table 36 **MADC** specifications $VDD_A = 1.71 \text{ V to } 1.89 \text{ V}, T_b = -20 \,^{\circ}\text{C to } +70 \,^{\circ}\text{C}.$ | Parameter | Symbol | Value | | | Unit | Condition | |---------------------------------------------------|----------------------|-------|------|-------|---------------|------------------------------------------------------------------------------------------------------| | | | Min. | Тур. | Max. | | | | Resolution | Resolution | - | 12 | - | - | With default settings<br>and tracking<br>conversion Table 39 | | Analog input voltage | $V_{A}$ | 0.145 | - | 1.455 | V | - | | ADC Clock Frequency | f <sub>ADC_CLK</sub> | 75 | 80 | 85 | MHz | $f_{ADC\_CLK} = f_{SYS\_CLK}$<br>See Chapter 2.2<br>78 MHz not allowed | | Signal to noise ratio | SNR | 55 | 64 | - | dB | @ -6 dB FS | | Spurious free dynamic range | SFDR | 58 | 69 | - | dB | @ -6 dB FS<br>@ 600 kHz | | Inter modulation product | IM3 | -62 | -69 | - | dB FS | @ -12 dB FS each input tone @ 600 kHz max $f$ @ 50 kHz $\Delta f$ | | Bandwidth input buffer | BW | 600 | - | - | kHz | 1 <sup>st</sup> order Filter in<br>input Buffer | | Conversion time – excluding sample time | N <sub>conv</sub> | - | 24 | - | Counts of clk | Including one tracking conversion, sampling time not included | | Sampling time | Ts | 4 | - | - | Counts of clk | @ 76.8/80 MHz | | Wake up time – bandgap and BG reference Buffer | T <sub>WUBGB</sub> | 300 | 600 | 1000 | us | - | | Wake up time – ADC <sup>1)</sup> | T <sub>WUADC</sub> | - | 660 | - | Counts of clk | without start-up calibration | | Startup calibration time <sup>2)</sup> | T <sub>SUCAL</sub> | 3361 | 6049 | 16801 | Counts of clk | ADC0:DSCAL= 0 <sub>B</sub> Typical conditions: ADC0:STC=1 <sub>B</sub> ADC0:MSB_CTRL= 1 <sub>B</sub> | | Setup time common mode input voltage | T <sub>VCM</sub> | - | - | 1 | μs | - | | Power supply Rejection Ration on VDD <sub>S</sub> | PSRR | 20 | - | - | dB | - | <sup>1)</sup> 2) Overall wake up time when calibration time is enabled = $T_{WUADC}$ + $T_{SUCAL}$ . $T_{SUCAL}$ = (1792 \* 2<sup>ADC0:STC</sup> + 896\*ADC0:MSB\_CTRL + 1569) \* $T_{SYS\_CLK}$ . 8 MADC domain functional specification Parameters ensured by design # 8.3 MADC timing diagrams The interface is fully synchronized to the main clock. The following figure shows the 12 bits conversion timing in case of one tracking and no oversampling. Thus, the maximum speed of the *ADC* is set to 2.5 MSps at 80 MHz clock input. Figure 47 shows the *SAR* ADC timing. **Important**: All configuration signals must be stable during a running conversion (between start\_adc and one cycle before eoc). Figure 47 SAR ADC conversion timing diagram # 8.4 MADC start-up sequence The following figure shows the start-up sequence for the complete ADC. Figure 48 MADC start-up timing constraints After a reset and trigger from the host, the FSM will move from the DS power mode into the Idle power mode. Here $T_{WKUP}$ represents the overall time required by the bandgap to settle and it is the longest time required in the settling of the ADC. ### **Datasheet** 8 MADC domain functional specification # Table 37 MADC start-up timing constraints $VDD_A = 1.71 \text{ V to } 1.89 \text{ V}, T_b = -20 ^{\circ}\text{C to } +70 ^{\circ}\text{C}.$ | Parameter | Symbol | | Values | | | Condition | |-------------------------------------------------------|--------------------|------|--------|------|----|------------------------| | | | Min. | Тур. | Max. | | | | Wake up time | T <sub>WUADC</sub> | 8.25 | | | μs | @ f <sub>SYS_CLK</sub> | | Setup time common mode input voltage | $T_{\text{VCM}}$ | | | 1 | μs | | | Wake-up time for bandgap and bandgap reference buffer | T_WU | 300 | | 1000 | μs | | ### 8.5 MADC conversion rate The ADC clock input is $f_{ADC\_CLK} = f_{SYS\_CLK} = 76.8/80$ MHz and is derived from the system clock. A conversion can include three different phases: - Sampling - Conversion - Tracking # 8.5.1 Sampling During the first phase, the analog input voltage is sampled onto the input capacitor. The duration is controlled using the ADC0:STC bits (see ADC control register). The following table shows the link between the register value ADC0:STC the clock periods STC\_NUM and the sampling time. Table 38 ADC0:STC value table | ADC0:STC | Sampling clock periods STC_NUM | Sampling time $t_{\text{sample}}$ in ns $(f_{\text{ADC\_CLK}} = 80 \text{ MHz})$ | | | | |--------------------|--------------------------------|----------------------------------------------------------------------------------|--|--|--| | $0_{D}$ | 4 | 50 | | | | | $\overline{1_{D}}$ | 8 | 100 | | | | | 2 <sub>D</sub> | 16 | 200 | | | | | 3 <sub>D</sub> | 32 | 400 | | | | The sampling time is calculated as: $N_{\text{sample}} = \text{STC\_NUM}$ . # 8.5.2 Conversion The charge from the sampling capacitor is redistributed to 13 + 2 capacitors. To identify the *least significant bit (LSB)* bits of the result, 13 clock cycles are needed. To identify the *MSB* bit of the result, one or two clock cycles are used, depending on register setting ADC0:MSB\_CTRL (see ADC control register): - In case of MSB\_CTRL is set to 0<sub>B</sub>, just a single (1) clock cycle is used - In case of MSB\_CTRL is set to 1<sub>B</sub>, two (2) clock cycles are used The redistribution time is calculated as: $N_{conv} = (13 + 2 + ADC0:MSB\_CTRL)$ . #### **Datasheet** 8 MADC domain functional specification # 8.5.3 Tracking In this mode, the *ADC* performs a single sample conversion followed by several tracking conversions, depending on the setting of bits ADC0:TRACK\_CFG (see ADC control register). Table 39 ADC0:TRACK\_CFG value | ADC0:TRACK_CFG | Additional conversions | Remarks | |----------------|------------------------|---------| | | TRACK_CFG_NUM | | | $0_{D}$ | 0 | | | 1 <sub>D</sub> | 1 | Default | | 2 <sub>D</sub> | 3 | | | 3 <sub>D</sub> | 7 | | The duration of one tracking conversion is: $N_{\text{track}} = 8$ . The duration of all tracking conversions for a single result is: $N_{\text{track all}} = 8 * \text{TRACK\_CFG\_NUM}$ . # 8.5.4 ADC conversion rate Based on what is defined in Chapter 8.5.1, Chapter 8.5.2, and Chapter 8.5.3, the following cycles are defined for a single conversion: $$N_{\text{ADC CONV}} = N_{\text{samp}} + N_{\text{conv}} + N_{\text{track all}}$$ (20) with $N_{\text{samp}}$ the number of sampling, $N_{\text{conv}}$ conversion and $N_{\text{track}}$ tracking cycles, respectively. ADC are synchronized to $f_{\text{SYS}}$ CLK. # 8.5.5 ADC sampling rate The ADC sampling rate is controlled by the ADC0:ADC\_DIV value (see ADC control register). The sampling rate of the ADC is given then by $f_{\text{ADC\_SAMP}} = f_{\text{ADC\_CLK}}/\text{ADC\_DIV}$ . The ADC0:ADC\_DIV value needs to be greater than the number of clock cycles needed by a single ADC conversion as described in Chapter 8.5.4. The sampling rate of the ADC is: $$f_{\text{ADC SAMP}} = f_{\text{ADC CLK}}/\text{ADC\_DIV}$$ (21) with ADC\_DIV > $N_{ADC\_CONV}$ . ### Table 40 ADC Sampling Rate $VDD_A = 1.71 \text{ V to } 1.89 \text{ V}, T_b = -20 ^{\circ}\text{C to } +70 ^{\circ}\text{C}.$ | Parameter | Symbol | | Values | | | Condition | |-------------------------------------|-----------------|------|--------|------|-----|-----------| | | | Min. | Тур. | Max. | | | | ADC sampling rate | $f_{ADC\_SAMP}$ | - | 2 | 4 | MHz | - | | Effective number of bits resolution | ENOB | - | 10.5 | - | Bit | - | #### **Datasheet** 9 On chip analog sensor # 9 On chip analog sensor To measure RF power of TX output and temperature of BGT60UTR11AIP, the chip provides additional sensors. For this the input of the on chip ADC is switched between RX front-end, power sensor and temperature sensor. The conversion time depends on the settings of the ADC programmed in ADC0 register. During normal operation the switching is done by the FSM without any interaction with the application processor or microcontroller. However, the correct timing and the correct settings must be ensured by the user. Each sensor can be enabled or disabled by programming the corresponding bit fields e.g. CSUx\_0:PD\_EN for power sensor and e.g. CSDx\_0:TEMP\_MEAS\_EN for temperature sensor. There is also the option to trigger and read out the on-chip sensors manually when no frame is active. For this the CW mode (see CW mode) can be activated, the required sensor be selected and a conversion be triggered. #### 9.1 Power sensor To measure the RF power of TX output in the up chirp the following must be ensured (see #6). - 1. $1. CSUx_0:PD_EN = 1_B$ - 2. $2. T_PAEN + T_PSSTART >= 1 \mu s$ (switching time) - 3. T\_PSSTART $\geq$ 0.5 $\mu$ s (PA settling time) - 4. T\_SSTART >= T\_PSSTART + 1 $\mu$ s + T\_CONV (ADC conversion time) After the conversion, the result is stored in the register Sensor ADC result register. **Anomaly:** In some remote cases, due to a timing violation, the power sensor readout may show a $0_D$ value. $0_D$ is not a valid value. **Workaround:** In that case the sensor result readout should be repeated. Up to 5 times readouts should avoid a wrong value. # 9.2 Temperature sensor To measure the temperature in the up chirp (sawtooth shape) or in the down chirp (triangular shape) following must be ensured. Triangular shape (see #17) - 1. CSDx\_0.TEMP\_MEAS\_EN = $1_{R}$ - 2. T\_START + T\_RAMP + T\_END >= T\_PAEN + T\_SSTART + T\_ACQx + 1 μs - 3. T EDDMIN >= T CONV<sup>1</sup> After the conversion, the result is stored in the register Sensor ADC result register. **Anomaly:** In some remote cases, due to a timing violation, the temperature sensor readout may show a 0<sub>D</sub> value. 0<sub>D</sub> is not a valid value. **Workaround:** In that case the sensor result readout should be repeated. Up to 5 times readouts should avoid a wrong value. # 9.3 Manual sensor conversion To measure the temperature or the RF power manually at any time outside of an active frame, the CW mode) can be used. For this the temperature sensor or power sensor must be enabled and the chip in a corresponding state. While the temperature can be measured in any finite state machine state the RX power can only be measured when the power amplifier is active. For this exact six (TRIG#6) FRAME\_START trigger needs to be programmed to get the finite state machine to the state where the PA is active. T\_CONV: conversion time of ADC depends on the ADC setting ### **Datasheet** 9 On chip analog sensor After the required sensor is selected via ADC1:SENSOR\_SEL and triggered with ADC0:TRIG\_MADC the sensor result can be read from the SENSOR\_RESULT register. If the result is equal to the value $0_D$ , the sensor measurement procedure must be repeated again as only values different to $0_D$ are valid results. A repeated measurement can be performed directly after a sensor reading of SENSOR\_RESULT = $0_D$ by first toggling bit field ADC1:SENSOR\_SEL to $0_D$ and back to the desired ADC channel ( $1_D$ ... Power sensor, $2_D$ ... Temperature sensor) followed by a manual ADC trigger via ADC1:TRIG\_MADC. 113 #### **Enhanced functions** 10 #### 10.1 **CHIP ID readout** Readout sequence: - Enable the EFUSE block by setting EFUSE0:EFUSE\_EN = $1_B$ with a single dedicated SPI write (see EFUSE register 1. - 2. Initiate the sense operation by setting EFUSE0:EFUSE\_SENSE = 1<sub>B</sub> with a single dedicated SPI write - 3. Wait for 2 $\mu$ s or poll the register field EFUSE1:EFUSE\_READY = $1_B$ (see EFUSE register 1) - 4. Read out the device ID from CHIP\_ID1 and CHIP\_ID2 (see Chip ID register 1 and ) - Disable the EFUSE block EFUSE0:EFUSE\_EN = 0<sub>BHD</sub> 5. #### 10.2 Data test mode A LFSR is built-in on chip. It will generate a pseudo random bit M-sequence that can be used to fill up the FIFO. This module can be used to develop and test the complete pipeline from the FIFO on the BGT60UTR11AIP up to the AP memory, including firmware and drivers, with a defined bit sequence. The implemented LFSR is described by the following polynomial: $x^{12}+x^{11}+x^{10}+x^4+1$ . Figure 49 Digital pipeline simplified block diagram The first ADC channel output data stream is bypassed by the data sequence coming from the LFSR generator. The other channels can be disabled or used in normal operation. - This test mode can be started with bit SFCTL:LFSR\_EN = $1_B$ (see SPI and FIFO control register) - Activate test data instead of ADC data - Initialization with MAIN:FSM RESET = 1<sub>B</sub> #### 10.3 CW mode Datasheet In the continuous wave (CW) mode the device will be set to provide a constant output frequency. During CW mode no shapes are executed. #### **Datasheet** 10 Enhanced functions During the execution of this mode: - Freq/timing parameters defined in shape registers are ignored - PLL / RF / ADC runs with values programmed in PLL DFT0 (see PLL test register 0) and CSU1 (see Channel set up x register 1). - All other CSx / shape settings are not handed over to functional blocks - The values for REPS/REPC/REPT and frame relevant timings are used to shape a "virtual frame" - Data from the FIFO can be read out following the structure of that "virtual frame" Note: For test purposes the "virtual frame" definition should be kept simple: 1 shape, 1 CS, e.g. # 10.3.1 Enabling the CW mode The CW mode should be preceded by at least a HW reset after power up. In case the chip is already up and running a SW reset may be used instead. After this in order to enable the CW mode, the steps below should be followed: - Enable the MAIN:CW\_MODE = 1<sub>B</sub> (see Main register) - Initialize the chip registers according to defined "virtual frame" (settings in Channel set up x register 0 and PLL shape x register 0) - Enable the clock: PACR1:OSCCLKEN (see PLL analog control register 1) - Set frequency via PLLx:FSU setting from shape 1 - Set channel set for CSDS/CSI/CSU1 (see Channel set deep sleep register 0) - set PLL DFT0:byprmpen= 1<sub>B</sub> (see PLL test register 0) By using the FRAME\_START as trigger, the chip can be set in the different states of a shape as shown in the following figure. - TRIG#1: jump to 1 (DS -> Idle) - TRIG#2: jump to 2 (Idle -> Init0) - TRIG#3: jump to 3 (Init0 -> Init1) - TRIG#4: jump to 4 - TRIG#5: jump to 6 Frequency update: at this stage the output frequency can be updated/programed (FSU) to any value and the current frequency will be updated immediately after PLL transition of PDFT0:byprmpen= $0_B -> 1_B$ . • TRIG#6: jump to 7 At this stage the APU number of samples is generated by the ADC according to the ADC0 settings. In case if APU = $0_D$ no triggers are generated, manual triggering of MADC can be done via ADC0:TRIG\_MADC. Once the APU number of samples is generated another automatic generation of samples can be done after FSM reset. - TRIG7: jump to 8 - TRIG8: jump to 10 - TRIG9: jump to 11 - TRIGx Figure 50 Steps that can be followed during a "virtual frame" The FSM-reset will set back the FSM to initial state to start again with TRIG1. This specific mode is intended also to test the power consumption of the chip during a specific sequence. It will offer the opportunity to break the expected shape that should be run during the radar (active) mode in static steps where the current consumption can be measured. # 10.3.2 Baseband and ADC test mode A test-tone generator can be used together with the *CW* mode. A test signal source derived from the OSC\_CLK input can be activated in the analog receiver chain; the same in each Rx chain. This test signal can be programmed in the register RFT0 (see RF test register 0). The test tone can propagate through to each baseband chain by enabling a dedicated path. The MADC is triggered by the TRIG7 and will sample the number of samples specified in the APU1 (see PLL shape x register 3). To run a new measurement, an FSM-reset is required. Figure 51 Baseband/ADC test block diagram This feature represents a very convenient way to test and debug a complete system. The customer can program a dedicated frequency, set the baseband gain and cutoff filter of the HPF (Channel set up x register 2), set the ADC, and readout via SPI the sampled data into the AP or MCU to verify if the complete baseband chain is working as expected. The following figure shows one example of ADC readout when the baseband is fed with a test tone at 400 kHz internally derived from the OSC\_CLK input. Different readouts from different *VGA* settings are reported. Figure 52 Example: ADC readout after FFT # 10.4 IRQ output BGT60UTR11AIP provides one interrupt pin output IRQ. In default mode, the IRQ pin is used to monitor the filling level of the *FIFO* as described below. # IRQ status definition: - IRQ is high after: - CSN goes high and FSTAT:FILL\_STATUS >= SFCTL:FIFO\_CREF (see SPI and FIFO control register and FIFO status register) - IRQ is low (as a consequence of): - CSN goes high and FSTAT:FILL\_STATUS < SFCTL:FIFO\_CREF (see also Chapter 4.9 and Chapter 4.48) - CSN is active low The following figure shows the IRQ signal in case of FIFO burst reads. Figure 53 IRQ status behavior during radar mode with FSM capturing data 11 Package # 11 Package The BGT60UTR11AIP chip is housed in a laminate package with solder balls of 300 $\mu$ m diameter and integrates the antennas. According to IPC/JEDEC's J-STD0, the *moisture sensitivity level (MSL)* is 3. Figure 54 shows the top view of BGT60UTR11AIP package and its physical dimension. The bottom view is presented in Figure 55. The package size is $4.05 \times 4.05 \times 0.86 \text{ mm}^3$ with ball pitch of 500 $\mu$ m. Package outline is reported on Figure 56. Package name: PG-VF2BGA-28-1. Figure 54 Top view of BGT60UTR11AIP Figure 55 Bottom view of BGT60UTR11AIP 11 Package Figure 56 Package outline PG-VF2BGA-28-1 11 Package Figure 57 Footprint of BGT60UTR11AIP Figure 58 Tape of PG-VF2BGA-28-1 # 11.1 Built-in antenna specifications Antenna performance reported in the following table are ensured by design. Typical antenna behavior is measured on Infineon reference board. Typical antenna beam plots are available in a specific application note and upon specific request. Table 41 Antennas in package specifications | Parameter | | Value | | | Condition | | |----------------------|------|-------|------|-----|-----------------------------------------------------------------------|--| | | Min. | Тур. | Max. | | | | | RX <sub>BW</sub> | 57.4 | 61 | 63.0 | GHz | Receiver antenna bandwidth | | | TX <sub>BW</sub> | 57.4 | 61 | 63.0 | GHz | Transmitter antenna bandwidth | | | $G_{TX}$ | - | 3.0 | - | dBi | Antenna gain of a single TX antenna | | | $G_{RX}$ | - | 3.0 | - | dBi | Antenna gain of a single RX antenna | | | HPBW <sub>RX_E</sub> | - | 120 | - | Deg | Half-power beam width of a single RX antenna in the E-plane direction | | | HPBW <sub>RX_H</sub> | - | 90 | - | Deg | Half-power beam width of a single RX antenna in the H-plane direction | | | HPBW <sub>TX_E</sub> | - | 120 | - | Deg | Half-power beam width of a single TX antenna in the E-plane direction | | # **Datasheet** 11 Package # Table 41 (continued) Antennas in package specifications | Parameter | | Value | | | Condition | |----------------------|------|-------|------|-----|-----------------------------------------------------------------------| | | Min. | Тур. | Max. | | | | HPBW <sub>TX_H</sub> | - | 90 | - | Deg | Half-power beam width of a single TX antenna in the H-plane direction | | ISO <sub>TX_RX</sub> | - | 25 | - | dB | Isolation from TX antenna to RX antenna in package. | #### **Datasheet** Glossary # Glossary #### **AAF** anti-aliasing filter (AAF) A filter used before a signal sampler to restrict the bandwidth of a signal to satisfy the Nyquist–Shannon sampling theorem over the band of interest. #### ABB analog base band (ABB) A signal that has a near-zero frequency range, this is, a spectral magnitude that is nonzero only for frequencies in the vicinity of the origin and negligible elsewhere. #### AC alternating current (AC) A form of power supply in which the flow of electric charge periodically reverses direction. #### **ADC** analog-to-digital converter (ADC) A device that converts a continuous physical quantity (usually voltage) to a digital number that represents the quantity's amplitude. #### AP application processor (AP) A chip that is used to run primary user applications. #### **BITE** built-in test equipment (BITE) Passive diagnosis equipment built into a system to support test processes during production. #### **CDM** charge device model (CDM) A model for characterizing the susceptibility of an electronic device to damage from electrostatic discharge. #### **CMOS** complementary metal-oxide semiconductor (CMOS) A technology for constructing integrated circuits that uses a combination of p-channel and n-channel metal-oxide-semiconductor field-effect transistors (MOSFETs) to implement logic gates. ### **CW** continuous wave (CW) The emission of a sinusoidal radio wave, which may be modulated by signals. # DC direct current (DC) A form of power supply in which the flow of electric charge is only in one direction. # **EOL** end of line (EOL) The last stage of a production process where functional tests are executed. #### **Datasheet** Glossary #### **ESR** equivalent series resistance (ESR) The internal alternating current resistance that appears in series with an ideal capacitance or an ideal inductance of the device. #### **FIFO** first in first out (FIFO) A method for organizing the manipulation of a data structure where the first entry is processed first. #### **FMCW** frequency-modulated continuous wave (FMCW) A type of radar system where a known frequency continuous wave radio energy is transmitted and then received from any reflecting object. #### FΜ frequency-modulated (FM) A angle modulation in which the instantaneous frequency deviation varies in accordance with a given function, generally linear, of the instantaneous value of the modulating signal. #### **FSM** finite state machine (FSM) An abstract machine that can be in exactly one of a finite number of states at any given time. #### **НВМ** human body model (HBM) A model for characterizing the susceptibility of an electronic device to damage from electrostatic discharge based on a human body. #### **HPF** high-pass filter (HPF) An electronic filter that passes signals with a frequency higher than a certain cutoff frequency and attenuates signals with frequencies lower than the cutoff frequency. #### HW hardware (HW) The collection of physical components that comprise a computer or any other electronic system. #### **IBIS** input-output buffer information specification (IBIS) A specification of a method for integrated circuit vendors to provide information about the input/output buffers of their product to their prospective customers without revealing the intellectual property of their implementation. #### IF intermediate frequency (IF) The frequency corresponding to the carrier frequency or another characteristic frequency of an input radio-frequency signal in a signal resulting from each frequency translation. #### **Datasheet** Glossary #### LDO low-dropout voltage regulator (LDO) A direct current linear voltage regulator that can regulate the output voltage even if the supply voltage is very close to the output voltage. #### **LFSR** linear feedback shift register (LFSR) A shift register whose input bit is a linear function of its previous state. #### LO local oscillator (LO) An electronic oscillator used with a mixer to change the frequency of a signal. #### LSB least significant bit (LSB) The binary digit of the least significance within a code word. #### MCU microcontroller unit (MCU) A small computer on a single integrated circuit containing a processor core, memory, and programmable input/output peripherals. #### **MISO** master in slave out (MISO) The input line of a serial peripheral interface master. #### MOSI master out slave in (MOSI) The output line of a serial peripheral interface master. #### **MSB** most significant bit (MSB) The binary digit of the most significance within a code word. #### **MSL** moisture sensitivity level (MSL) An electronic standard for the time period in which a moisture-sensitive device can be exposed to ambient room conditions. #### **NDA** non-disclosure agreement (NDA) A legal contract or part of a contract between at least two parties that outlines confidential material, knowledge, or information that the parties wish to share with one another for certain purposes, but wish to restrict access to. #### **PCB** printed circuit board (PCB) A board that mechanically supports and electrically connects electronic components using conductive tracks, pads, and other features etched from copper sheets laminated onto a non-conductive substrate. 125 #### **Datasheet** Glossary ### PLL phase-locked loop (PLL) A feedback circuit for synchronizing an oscillator with the phase of an input signal. #### RF radio frequency (RF) A frequency of a periodic radio wave or of the corresponding electric oscillation. #### **RSVD** reserved (RSVD) A placeholder for future functionalities or features. #### RX receiver (RX) A device that accepts signals from remote transmitters. #### **SAR** successive approximation register (SAR) A type of analog-to-digital converter that converts a continuous analog waveform into a discrete digital representation using a binary search through all possible quantization levels. #### SPI serial peripheral interface (SPI) A synchronous serial communication interface specification used for inter-chip communication, primarily in embedded systems. ### **STS** simplified timing shell (STS) A wrapper around a module that includes timing information to enable static timing checks for this module. ### SW software (SW) The collection of non-physical components that comprise a set of instructions executed by a processor. #### TX transmitter (TX) A device that sends out signals. #### **VCO** voltage controlled oscillator (VCO) An oscillator whose frequency is a function of the voltage of an input signal. #### **VGA** variable gain amplifier (VGA) An electronic amplifier that varies its gain depending on a control voltage. 126 # **Datasheet** Revision history # **Revision history** | <b>Document version</b> | Date of release | Description of changes | |-------------------------|-----------------|------------------------| | 1.0 | 2023-06-06 | Initial datasheet | #### **Trademarks** All referenced product or service names and trademarks are the property of their respective owners. Edition 2023-06-06 Published by Infineon Technologies AG 81726 Munich, Germany © 2023 Infineon Technologies AG All Rights Reserved. Do you have a question about any aspect of this document? ${\bf Email: erratum@infineon.com}$ Document reference IFX-has1624888149962 #### Important notice The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics ("Beschaffenheitsgarantie"). With respect to any examples, hints or any typical values stated herein and/or any information regarding the application of the product, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation warranties of non-infringement of intellectual property rights of any third party. In addition, any information given in this document is subject to customer's compliance with its obligations stated in this document and any applicable legal requirements, norms and standards concerning customer's products and any use of the product of Infineon Technologies in customer's applications. The data contained in this document is exclusively intended for technically trained staff. It is the responsibility of customer's technical departments to evaluate the suitability of the product for the intended application and the completeness of the product information given in this document with respect to such application. #### Warnings Due to technical requirements products may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies office. Except as otherwise explicitly approved by Infineon Technologies in a written document signed by authorized representatives of Infineon Technologies, Infineon Technologies' products may not be used in any applications where a failure of the product or any consequences of the use thereof can reasonably be expected to result in personal injury.