life.augmented

## $38 \mathrm{~V}, 10 \mathrm{~W}$ synchronous iso-buck converter for isolated applications



QFN16 (3 x 3 mm )

## Features

- Designed for iso-buck topology
- 3.5 V to 38 V operating input voltage
- Primary output voltage regulation / no optocoupler required
- 4.5 A source / sink peak primary current capability
- Peak current mode architecture in forced PWM operation
- 390 ns blanking time
- 200 kHz to 1 MHz programmable switching frequency. Stable with low ESR capacitor: min $2 \mu \mathrm{~F}$
- Internal compensation network
- $2 \mu \mathrm{~A}$ shutdown current
- Internal soft-start
- Enable
- Overvoltage protection
- Output voltage sequencing
- Thermal protection
- Optional spread spectrum for improved EMC
- Power Good
- Synchronization to external clock
- QFN16 (3x3 mm) package


## Applications

- Isolated IGBT/SiC MOSFET gate drive supply
- OBC (On-board charger) for HEV/EV
- Electric traction systems


## Description

The L6983I is a device specifically designed for isolated buck topology. The primary output voltage can be accurately adjusted, whereas the isolated secondary output is derived by using a given transformer ratio. No optocoupler is required. The primary sink capability up to -4.5 A (even during soft-start) allows a proper energy transfer to the secondary side as well as enabling a tracked soft-start of the secondary output. The control loop is based on a peak current mode architecture and the device operates in forced PWM. The 390 ns blanking time filters oscillations, generated by the transformer leakage inductance, making the solution more robust.
The compact QFN16 3x3 mm package and the internal compensation of the L6983। help minimize design complexity and size.
The switching frequency can be programmed in the $200 \mathrm{kHz}-1 \mathrm{MHz}$ range with optional spread spectrum for improved EMC. The EN pin provides enable/disable functionality.
The typical shutdown current is $2 \mu \mathrm{~A}$ when disabled. As soon as the EN pin is pulled up the device is enabled and the internal 1.3 ms soft-start takes place. The L6983I features Power Good open collector that monitors the FB voltage. Pulse by pulse current sensing on both power elements implements an effective constant current protection and thermal shutdown prevents thermal run-away.

L6983I

## 1 Pin configuration

Figure 1. Pin connection (top view)


Table 1. Pin description

| Pin $\mathrm{n}^{\circ}$ | Symbol |  |
| :---: | :---: | :--- |
| 1 | VIN | DC input voltage |
| 2 | VINLDO | DC input voltage connects to the supply rail with a simple RC filter. |
| 3 | EN / CLKIN | PGOOD |
| 4 | VBalog ground |  |
| 5 | Enable pin with internal voltage divider. Pull down/up to disable/ <br> enable the device. This pin is also used to provide an external clock <br> signal, which synchronizes the device. |  |
| 6 | FB | The PGOOD open collector output is driven to low impedance when <br> the output voltage is out of regulation and released once the output <br> voltage becomes valid. |
| 7 | FSW | Typically connected to the regulated output voltage, an external <br> voltage source can be used to supply part of the analog circuitry to <br> reduce current consumptions at light load. Connect to AGND if not <br> used. |
| 8 | VCC | FB is output voltage sensing with external voltage divider. |

L6983I

| Pin $\mathrm{n}^{\circ}$ | Symbol | Function |
| :---: | :---: | :--- |
| 11 | BOOT | Connect an external capacitor (100 nF typ.) between BOOT and SW <br> pins. The gate charge required to drive the internal nMOS is refreshed <br> during the low-side switch conduction time. |
| 12 | VIN | DC input voltage |
| 13 | PGND | Power ground |
| 14 | SW | Switching node |
| 15 | SW | Switching node |
| 16 | PGND | Power ground |
| - | Exposed PAD | Exposed pad must be connect to AGND, PGND. |

## 2 <br> Typical application circuit

Figure 2. Basic application


Table 2. Typical application component

| Symbol | Value | Description | Note |
| :---: | :---: | :---: | :---: |
| $C_{I N}$ | $10 \mu \mathrm{~F}$ | Input capacitor |  |
| $\mathrm{R}_{\text {LDO }}$ | $0.1 \mathrm{~K} \Omega$ | VINLDO filter resistor |  |
| $\mathrm{C}_{\text {LDO }}$ | $1 \mu \mathrm{~F}$ | VINLDO filter capacitor |  |
| $\mathrm{C}_{\mathrm{VCC}}$ | $1 \mu \mathrm{~F}$ | VCC bypass capacitor |  |
| $\mathrm{C}_{\mathrm{B}}$ | 100 nF | Bootstrap capacitor |  |
| $\mathrm{C}_{\text {OUT }}$ | $3 \times 22 \mu \mathrm{~F}$ | Output capacitor |  |
| $\mathrm{R}_{\text {FB1 }}$ | $400 \mathrm{~K} \Omega$ | VOUT divider upper resistor |  |
| $\mathrm{R}_{\text {FB2 }}$ | $82 \mathrm{~K} \Omega$ | VOUT divider lower resistor |  |
| $\mathrm{R}_{\text {FSW1 }}$ | $0 \Omega$ | Frequency setting resistor |  |

## 3 Maximum ratings

### 3.1 Absolute maximum ratings

Stressing the device above the ratings listed in Table 3. Absolute maximum ratings may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the operating sections of this specification is not implied. Exposure to absolute maximum rating conditions may affect device reliability.

Table 3. Absolute maximum ratings

| Symbol | Parameter | Min. | Max. | Unit |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {IN }}$ | Maximum pin voltage | -0.3 | 42 | V |
| AGND | Maximum pin voltage | 0 | 0 | V |
| PGND | Maximum pin voltage | -0.3 | 0.3 | V |
| BOOT | Maximum pin voltage | SW-0.3 | SW + 4 | V |
| VCC | Maximum pin voltage | -0.3 | Min. $\left(\mathrm{V}_{\text {IN }}+0.3 \mathrm{~V} ; 4 \mathrm{~V}\right.$ | V |
| FB | Maximum pin voltage | -0.3 | 8 | V |
| FSW | Maximum pin voltage | -0.3 | $\mathrm{VCC}+0.3$ | V |
| VBIAS | Maximum pin voltage | -0.3 | $\mathrm{V}_{\text {IN }}+0.3$ | V |
| EN | Maximum pin voltage | -0.3 | $\mathrm{V}_{\text {IN }}+0.3$ | V |
| PGOOD | Maximum pin voltage | -0.3 | $\mathrm{V}_{\text {IN }}+0.3$ | V |
| SW | Maximum pin voltage | -0.85 | $\mathrm{V}_{\text {IN }}+0.3$ | V |
| SW | Maximum pin voltage | -3.8 for $0.5 \mathrm{~ns}{ }^{(1)}$ |  | V |
| $\mathrm{T}_{J}$ | Operating temperature range | -40 | 150 | ${ }^{\circ} \mathrm{C}$ |
| TSTG | Storage temperature range | -65 | 150 | ${ }^{\circ} \mathrm{C}$ |
| TLEAD | Lead temperature (soldering 10 sec.$)$ |  | 260 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{I}_{\text {HS , ILS }}$ | High-side / low-side RMS switch current |  | 3 | A |

1. Negative peak voltage during switching activities caused by parasitic layout elements.

### 3.2 ESD protection

Table 4. ESD performance

| Symbol | Parameter | Test conditions | Value | Unit |
| :---: | :---: | :---: | :---: | :---: |
| ESD |  | HBM | 2 | kV |

### 3.3 Thermal characteristics

Table 5. Thermal data

| Symbol | Parameter | Package | Value | Unit |
| :---: | :---: | :---: | :---: | :---: |
| $R_{\text {th_JA }}$ | Thermal resistance junction ambient (device soldered on <br> the STMicroelectronics demonstration board, please refer to <br> Section 11 Application board) | QFN16 | 42 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

## 4 Electrical characteristics

$\mathrm{T}_{\mathrm{J}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{IN}}=12 \mathrm{~V}$ unless otherwise specified.

Table 6. Electrical characteristics

| Symbol | Parameter | Test conditions | Min. | Typ. | Max. | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{IN}}$ | Operating input voltage range |  | 3.5 |  | 38 | V |
| $\mathrm{V}_{\text {INH }}$ | $\mathrm{V}_{\mathrm{CC}}$ rising threshold |  | 2.3 |  | 3.3 | V |
| $\mathrm{V}_{\text {INL }}$ | $\mathrm{V}_{\text {CC }}$ UVLo falling threshold |  | 2.15 |  | 3.15 | V |
|  |  | Duty cycle $<40 \%$ | 4.1 | 4.6 |  | A |
| $\mathrm{IPK}^{(1)}$ | Peak current limit | Duty cycle $=99 \%$. <br> Closed loop operation | 3.1 | 3.6 |  | A |
| IVY | Valley current limit |  | 3.3 | 3.9 | 4.6 | A |
| $\mathrm{IVY}_{\text {_SINK }}{ }^{(1)}$ | Reverse current limit | V OUt overvoltage | 4 | 4.5 | 5 | A |
| RDSON_HS | High-side RDSON |  |  | 0.130 |  | $\Omega$ |
| R DSON_LS | Low-side RDSON |  |  | 0.085 |  | $\Omega$ |
| Toff_min | Minimum off-time |  |  | 200 |  | ns |
| TON_MIN | Minimum on-time |  | 330 | 390 | 450 | ns |
| Enable |  |  |  |  |  |  |
| $V_{\text {WAKE_UP }}$ | Wake-up threshold | Rising |  |  | 0.7 | V |
|  |  | Falling | 0.2 |  |  | V |
| $\mathrm{V}_{\text {EN }}$ | Enable threshold | Rising | 1.08 | 1.2 | 1.32 | V |
|  |  | Hysteresis |  | 0.2 |  | V |
| $\mathrm{v}_{\mathrm{CC}}$ regulator |  |  |  |  |  |  |
| $\mathrm{V}_{\mathrm{CC}}$ | LDO output voltage |  | 3.0 | 3.3 | 3.6 | v |
| Power consumption |  |  |  |  |  |  |
| $I_{\text {SHTDWN }}$ | Shutdown current from $\mathrm{V}_{\mathrm{IN}}$ | $V_{\text {EN }}=\mathrm{GND}$ |  | 2 | 3 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\text {Q_VIN }}$ | Quiescent current from $\mathrm{V}_{\mathrm{IN}}$ | $V_{\text {BIAS }}=G N D$ | 1.6 | 2.3 | 3 | mA |
|  |  | $\mathrm{V}_{\text {BIAS }}=5 \mathrm{~V}$ | 300 | 550 | 800 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\text {Q_VBIAS }}$ | Quiescent current from V ${ }_{\text {BIAS }}$ | $\mathrm{V}_{\text {BIAS }}=5 \mathrm{~V}$ | 1.3 | 1.8 | 2.3 | $\mu \mathrm{A}$ |
| Soft-start |  |  |  |  |  |  |
| $\mathrm{T}_{\text {S }}$ | Internal soft-start |  | 1 | 1.3 | 1.6 | ms |
| Error amplifier |  |  |  |  |  |  |
| $V_{\text {FB }}$ | Voltage feedback | $-40^{\circ} \mathrm{C} \leq \mathrm{TJ} \leq 125^{\circ} \mathrm{C}{ }^{(2)}$ | 0.845 | 0.85 | 0.855 | v |
| Overvoltage protection |  |  |  |  |  |  |
| Vovp | Overvoltage trip (VOVP/VREF) |  | 115 | 120 | 125 | \% |
| VovP_HYST | Overvoltage hysteresis |  | 1 | 2 | 6 | \% |
| Synchronization |  |  |  |  |  |  |
| $\mathrm{f}_{\text {CLKIN }}$ | Synchronization range |  | 200 |  | 1000 | kHz |
| $\mathrm{V}_{\text {CLKIN_TH }}$ | Amplitude of synchronization clock |  | 2.3 |  |  | V |


| Symbol | Parameter | Test conditions | Min. | Typ. | Max. | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {CLKIN_T }}{ }^{(3)}$ | Synchronization pulse ON and OFFtime $2.3 \leq \mathrm{V}_{\text {CLKIN_TH }} \leq 2.5 \mathrm{~V}$ | $\mathrm{V}_{\text {CLKIN_TH }}=2.3 \mathrm{~V}$ | 60 |  |  | ns |
|  | Synchronization pulse ON and OFFtime $\mathrm{V}_{\text {CLKIN_TH }}>2.5 \mathrm{~V}$ |  | 20 |  |  | ns |
| Power good |  |  |  |  |  |  |
| $\mathrm{V}_{\text {THR }}$ | PGOOD threshold | $-40^{\circ} \mathrm{C} \leq \mathrm{TJ} \leq 125^{\circ} \mathrm{C}{ }^{(2)}$ | 87 | 90 | 93 | \% |
| V ${ }_{\text {THR_HYST }}$ | PGOOD hysteresis <br> (QFN version only) |  |  | 3 |  |  |
| VPGOOD | PGOOD open collector output | $\mathrm{V}_{\text {IN }}>\mathrm{V}_{\text {INH }}$ and $V_{F B}<V_{T H}$ <br> 4 mA sinking load |  |  | 0.4 | V |
|  |  | $2<\mathrm{V}_{\mathrm{IN}}<\mathrm{V}_{\mathrm{INH}}$ <br> 4 mA sinking load |  |  | 0.8 | V |
| TSHDWN ${ }^{(3)}$ | Thermal shutdown temperature |  |  | 165 |  | ${ }^{\circ} \mathrm{C}$ |
| THYS ${ }^{(3)}$ | Thermal shutdown hysteresis |  |  | 30 |  | ${ }^{\circ} \mathrm{C}$ |

1. Parameter tested in the static condition during testing phase. The parameter value may change over a dynamic application condition.
2. Specifications in the -40 to $125^{\circ} \mathrm{C}$ temperature range are assured by characterization and statistical correlation.
3. Not tested in production.

### 4.1 Frequency selection table

All the populations tested at $\mathrm{T}_{\mathrm{J}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{IN}}=12 \mathrm{~V}$ unless otherwise specified.

Table 7. FSW selection

| Symbol | Option | RFSW1 (k@) | RFSW2 (K) | Min. | Typ. | Max. | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Fsw | Dithering | 1.8 | N.C. |  | 200 |  | kHz |
|  |  | 0 | N.C. |  | 400 |  | kHz |
|  |  | 3.3 | N.C. |  | 500 |  | kHz |
|  |  | 5.6 | N.C. |  | 700 |  | kHz |
|  |  | 10 | N.C. |  | 1000 |  | kHz |
|  | No dithering | N.C. | 1.8 |  | 200 |  | kHz |
|  |  | N.C. | 0 | 360 | 400 | 440 | kHz |
|  |  | N.C. | 3.3 |  | 500 |  | kHz |
|  |  | N.C. | 5.6 | 630 | 700 | 770 | kHz |
|  |  | N.C. | 10 | 900 | 1000 | 1100 | kHz |

Figure 3. Frequency setting with dithering (left) and without (right)


L6983I

## 5 Functional description

The iso-buck topology based on the L6983I consists of:

- Primary side, the regulation loop of the peak current mode architecture regulates the primary voltage (blue area in the image below)
- A two-windings transformer (in gray)
- The secondary side, which generates the isolated output voltage (in green) given the selected transformer ratio.

Figure 4. Iso-buck general schematic


### 5.1 Primary side

The L6983I device is based on a "peak current mode" architecture with constant frequency control. Therefore, the intersection between the error amplifier output and the sensed inductor current generates the PWM control signal to drive the power switch.
The device operates in forced PWM control, allowing negative currents to flow in the synchronous MOSFET, hence transferring energy to the secondary coil during the off-time.
The main internal blocks shown in Figure 5 :

- Embedded power elements
- A fully integrated adjustable oscillator, which is able to set five different switching frequencies from 200 kHz to 1 MHz
- The ramp for the slope compensation avoiding subharmonic instability
- A transconductance error amplifier with integrated compensation network
- The high-side current sense amplifier to sense the inductor current
- A "Pulse Width Modulator" (PWM) comparator and the driving circuitry of the embedded power elements
- The soft-start block ramps up the reference voltage on error amplifier thus decreasing the inrush current at power-up. The EN pin inhibits the device when driven low
- The EN/CLK pin section, which allows synchronizing the device to an external clock generator
- The pulse-by-pulse high-side / low-side switch current sensing to implement the constant current protection
- A circuit to implement the thermal protection function
- The OVP circuitry to discharge the output capacitor in case of overvoltage event
- The switchover capability of the internal regulator to supply a portion of the quiescent current when the VBIAS pin is connected to an external output voltage
- Enable / disable dithering operation.

Figure 5. Block diagram


### 5.1.1 Enable

The EN pin is a digital input that turns the device on or off.
In order to maximize both the EN threshold accuracy and the current consumption, the device implements two different thresholds:

1. The Wake-up threshold, $\mathrm{V}_{\text {WAKE_UP }}=0.5 \mathrm{~V}$ (see Section 4 Electrical characteristics).
2. The Start-up threshold, $\mathrm{V}_{\mathrm{EN}}=1.2 \mathrm{~V}$ (see Section 4 Electrical characteristics.) The following image shows the device behavior.

Figure 6. Power-up/down procedure


When the voltage applied on the EN pin rises over $V_{\text {WAKEUP }}$ THR, RISING, the device powers up the internal circuit increasing the current consumption.
As soon as the voltage rises over $\mathrm{V}_{\text {ENTHR, RISING }}$, the device starts the switching activities as described in Section 5.1.2 Soft-start.
Once the voltage becomes lower than $\mathrm{V}_{\text {EN THR, FALLING, }}$, the device interrupts the switching activities.
As soon as the voltage becomes lower than $V_{\text {WAKEUP THR. FALLING, }}$, the device powers down the internal circuit reducing the current consumption.
The pin is $\mathrm{V}_{\mathrm{IN}}$ compatible.
Please refer to Table 6. Electrical characteristics for the reported thresholds.

## Soft-start

The soft-start (SS) limits the inrush current surge and makes the output voltage increase monotonically. The device implements the soft-start phase ramping the internal reference with very small steps. Once the SS ends the error amplifier reference is switched to the internal value of 0.85 V coming directly from the band gap cell.
The soft-start duration is fixed and has a typical value of 1.3 ms .

Figure 7. Soft-start procedure


During normal operation, a new soft-start cycle takes place in case of:

1. Thermal shutdown event
2. UVLO event
3. EN pin rising over VEN threshold. Please refer to Table 6. Electrical characteristics

The device can invert the current even during soft-start, hence enabling the energy transfer to the secondary winding. Therefore, the secondary isolated output voltage goes up simultaneously with the primary output voltage, so implementing a tracked soft-start.

Figure 8. Tracked soft-start at secondary side


### 5.1.3 Undervoltage lockout

The device implements the undervoltage lockout (UVLO) continuously sensing the voltage on the $\mathrm{V}_{\mathrm{CC}}$ pin, if the UVLO lasts more than $10 \mu \mathrm{~s}$, the internal logic resets the device by turning off both LS and HS.
After the reset, if the EN pin is still high, the device repeats the soft-start procedure.

### 5.1.4 Minimum on-time

The current sense in the high-side MOSFET is not active (masked) for a certain time at the beginning to the on-time (masking time, from which the parameter $\mathrm{T}_{\mathrm{ON}} \mathrm{M}_{\mathrm{IN}}$ derives).
This current sense blanking time is implemented to prevent any primary side pulsed current at the high-side turn-on (resonating with transformer leakage inductance, parasitic capacitances, reverse junction capacitance of the Schottky diode of the secondary side) from overcoming the EA programmed switch current for the conversion, which would make the conversion unstable (depicted in Figure 9). For the L6983I, the $\mathrm{T}_{\mathrm{ON}} \mathrm{M}_{\mathrm{IN}}$ has a typical value of 390 ns .

Figure 9. Simulation with different masking times: insufficient (< 100 ns , left) and appropriate ( $\mathbf{3 9 0} \mathbf{n s}$, right)


Despite the masking time, an RC snubber (for example, across the Schottky diode of the secondary side) is normally recommended to damp oscillations. Figure 10 shows how the RC snubber helps in smothering the remaining oscillations.

Figure 10. Remaining oscillations (left) and their filtering with $R C$ snubber (right) $\mathrm{V}_{\mathrm{IN}}=\mathbf{1 2} \mathbf{V}, \mathrm{N}=\mathbf{6}$, IOUTiso $=200 \mathrm{~mA}$


### 5.1.5 Switch-over feature

The switch-over (selectable by connecting the VBIAS pin as shown in Figure 11, left) helps to improve the efficiency, especially at lower currents.

Figure 11. Switch-over selection


No switch-over

$\mathrm{V}_{\text {BIAS }}$ can be also connected to an external power supply. The external power supply connected to the $\mathrm{V}_{\text {BIAS }}$ pin must be disabled when the voltage on the EN pin is lower than $\mathrm{V}_{\text {WAKE_U }}$ UP.
The effect on the efficiency for both the primary output and the secondary isolated output are shown in Figure 12.

Figure 12. Effect of the switch-over on the efficiency for primary output (left) and isolated secondary output (right)



### 5.1.6 Spread spectrum

The spread spectrum feature, helpful to improve EMC performances, is selectable by connecting the $R_{\text {FSW }}$ resistor to the $\mathrm{V}_{\mathrm{CC}}$ pin (please refer to Section 4.1 Frequency selection table). The internal dithering circuit changes the switching frequency in a range of $\pm 5 \%$.

$$
\begin{equation*}
\Delta F_{S W}=10 \% \cdot F_{S W} \tag{1}
\end{equation*}
$$

The device updates the frequency every clock period by fixed steps:

- Ramps up in 63 steps from minimum to maximum FSW
- Ramps down in 63 steps from maximum to minimum FSW

The modulation shape is almost triangular with a frequency of:

$$
\begin{equation*}
F_{\text {Dithering }}=\frac{F_{S W}}{126} \tag{2}
\end{equation*}
$$

A visual explanation about how the switching frequency varies when the spread spectrum feature is used can be observed in Figure 13.

Figure 13. Switching frequency trend with spread spectrum feature activated


### 5.2 Transformer

The transformer is the key component for the iso-buck, ensuring the desired isolation as well as allowing the energy transfer to the secondary side, hence generating the secondary isolated output voltage.
More details about the transformer selection are provided in the dedicated section (see Section 10.2 Transformer selection).

### 5.3 Secondary side

The secondary side includes an LC filter (secondary winding of the transformer and secondary output capacitor) and the rectifying element (Schottky diode).

### 5.4 Iso-buck operation principle

The picture below describes the operation principle of the iso-buck converter.
When the high-side MOSFET is turned on, the current flows through the primary winding of the transformer and charges the primary output capacitor. Considering the dot convention of the transformer, the voltage at the anode of the Schottky diode is negative, hence the diode is reverse biased and no current flows in the secondary winding. The load connected to the secondary output is supplied by Cout2.
When the low-side MOSFET is turned on, the voltage applied at the transformer windings inverts its polarity. As consequence, the Schottky diode is now forward biased and allows the current to flow from the secondary winding to Cout and the load. Under this condition the energy transfer from primary to secondary side occurs.

Figure 14. Iso-buck basic operating principle


The waveforms in the figure below reproduce the trend of the current in the two windings in according to the switch node transitions.

Figure 15. Iso-buck primary and secondary current waveforms


L6983I

## $6 \quad$ Iso-buck performances

All results shown in this section come from measurements performed using the reference schematic depicted in Figure 16.

Figure 16. Reference schematic for measurements of line and load regulation and efficiency


### 6.1 Output voltage line regulation <br> Primary output line regulation

The regulator features an enhanced primary line regulation due to the peak current mode architecture. Figure 17 shows the negligible output voltage variation (normalized to the value measured at $\mathrm{V}_{\mathrm{IN}}=12 \mathrm{~V}$ ) over an input voltage range up to 32 V for L6983I with $\mathrm{V}_{\text {OUT_prim }}=5 \mathrm{~V}$, at three different output currents $(\mathrm{N}=6)$.

Figure 17. Primary output line regulation ( $\mathrm{V}_{\text {OUT_prim }}=\mathbf{5} \mathrm{V}, \mathrm{f}_{\mathrm{SW}}=\mathbf{4 0 0} \mathbf{k H z}$ )


## Secondary output line regulation

The secondary output line regulation is defined, similarly to the primary side, as the variation of secondary the output voltage due to the input voltage change at a specific current. The secondary output line regulation is mainly affected by the transformer and in particular by its leakage inductance.
Keeping constant the leakage inductance (that is, using the same transformer), a higher input voltage causes the isolated output voltage to slightly increase, as shown in Figure 18.

Figure 18. Secondary output line regulation ( $\mathrm{V}_{\text {OUT_prim }}=\mathbf{5} \mathrm{V}, \mathrm{f}_{\mathrm{SW}}=\mathbf{4 0 0} \mathbf{k H z}, \mathrm{N}=\mathbf{6}$ )


The input voltage value influences the peak current in the secondary winding (see Figure 19), hence determining the amount of energy delivered to the secondary output and in turn the isolated output voltage value.

Figure 19. Secondary winding current at different input voltages


### 6.2 Output voltage load regulation

## Primary output load regulation

Figure 20 shows negligible primary output voltage variation (normalized to the value measured at $\mathrm{l}_{\mathrm{OUT}}=0 \mathrm{~A}$ ) over the entire output current range for the L6983I with $\mathrm{V}_{\text {OUTprim }}=5 \mathrm{~V}$.

Figure 20. Load regulation of the primary not isolated output voltage $\left(\mathrm{V}_{\mathrm{IN}}=12 \mathrm{~V}, \mathrm{~V}_{\text {OUT_prim }}=5 \mathrm{~V}, \mathrm{f}_{\text {SW }}=400\right.$ kHz)


## Secondary output load regulation

Since there is no regulation loop involving the secondary output, its load regulation depends, to some extent, on the primary load regulation and is affected by the leakage inductance (see Figure 22) of the transformer, the voltage drops across to the Schottky diode (diode forward voltage) and the DCR of the secondary coil, as indicated by the equation (Eq. (1)) (where only the last two contributions are considered). Minimizing all the mentioned parameters leads to a better load regulation.
As shown in Section 6.1 , the input voltage also plays a role in the isolated output regulation, as depicted by Figure 21.

Figure 21. Load regulation of the secondary isolated output voltage $\left(\mathrm{V}_{\mathrm{IN}}=12 \mathrm{~V}, \mathrm{~V}_{\text {OUt_prim }}=5 \mathrm{~V}, \mathrm{f}_{\mathrm{SW}}=400\right.$ $k H z, N=6)$


The dependency of the isolated output voltage on the leakage is demonstrated by Figure 22, where the load regulations with two different transformers are compared. The optimized solution implements the same inductor of the demoboard described in section Section 11 , (ZB1346-AE, whose leakage inductance is around $1 \%$ of the magnetizing inductance, as typically recommended). The not optimized solution consists of the use of a transformer with a higher leakage inductance (twice as much the other transformer).

Figure 22. Effect of the transformer leakage inductance on the isolated output load regulation $\left(\mathrm{V}_{\mathrm{IN}}=12 \mathrm{~V}\right.$, $\mathrm{V}_{\text {OUT_prim }}=5 \mathrm{~V}, \mathrm{~N}=6$ )


### 6.3 Efficiency

Primary output
Figure 23 shows the efficiency referred to the primary output, at two different input voltages, achieving a peak value of almost $90 \%$.

Figure 23. Primary output efficiency ( $\mathrm{V}_{\text {OUT_prim }}=5 \mathrm{~V}$, f SW $=400 \mathrm{kHz}$, secondary isolated output not loaded)


Figure 24 compares instead the efficiency trends depending on the switching frequency, whose effect dominates at lower currents.

Figure 24. Primary output efficiency vs. switching frequency $\left(\mathrm{V}_{\mathrm{IN}}=12 \mathrm{~V}, \mathrm{~V}_{\text {OUT_prim }}=5 \mathrm{~V}\right.$, secondary isolated output (not loaded)


## Secondary isolated output

Figure 25 shows the efficiency referred to the secondary isolated output at different input voltages, whose effect on the efficiency is more evident at lower currents.

Figure 25. Secondary isolated output efficiency at different input voltages ( $\mathbf{V}_{\text {Out_prim }}=5 \mathrm{~V}, \mathrm{f}_{\mathrm{Sw}}=\mathbf{4 0 0} \mathbf{k H z}$, $\mathrm{N}=6$ )


Figure 26 depicts the efficiency variation with the switching frequency. A lower switching frequency contributes to a better efficiency by improving the load regulation (higher isolated output voltage, that is, higher power), in addition to the obvious lower switching losses.

Figure 26. Secondary output efficiency vs. switching frequency ( $\mathrm{V}_{\mathrm{IN}}=12 \mathrm{~V}, \mathrm{~V}_{\text {OUT_prim }}=5 \mathrm{~V}, \mathrm{~N}=6$ )


Selecting a lower switching frequency impacts however on the transformer size and on the ripple (see Figure 27) requiring therefore a higher output capacitance to reduce it.

Figure 27. Isolated output voltage ripple vs. switching frequency ( $C_{\text {outiso }}=10 \boldsymbol{\mu}$ )


L6983I

## 7 Device protections

### 7.1 Overvoltage protection

The overvoltage is a second level protection, and it should never be triggered in normal operating conditions if the system is properly dimensioned. In other words, the selection of the external power components and the dynamic performance determined by the compensation network should guarantee an output voltage regulation within the overvoltage threshold even during the worst-case scenario in terms of load transitions.

### 7.2 Overcurrent protection

## Primary side

The current protection circuitry features a constant current protection, so the device limits the maximum peak current (see Table 6. Electrical characteristics) in an overcurrent condition.
The L6983I device implements a pulse-by-pulse current sensing on both power elements (high-side and low-side switches) for effective current protection over the duty cycle range. The high-side current sensing is called "peak", the low-side sensing "valley".
The internal noise generated during the switching activity makes the current sensing circuitry ineffective for a minimum conduction time of the power element. This time is called "masking time" (see section Section 5.1.4 Minimum on-time) because the information from the analog circuitry is masked by the logic to prevent an erroneous detection of the overcurrent event. Therefore, the peak current protection is disabled for a masking time (typ. 390 ns ) after the high-side switch is turned on. The masking time for the valley sensing (TOFF_MIN, see Table 6. Electrical characteristics) is activated after the low-side switch is turned on. In other words, the peak current protection can be ineffective at extremely low duty cycles, the valley current protection at extremely high duty cycles.
The L6983I device assures an effective overcurrent protection sensing the current flowing in both power elements. In case one of the two current sensing circuitries is ineffective because of the masking time, the device is protected sensing the current on the opposite switch. Thus, the combination of the "peak" and "valley" current limits ( $I_{P K}$ and $I_{V Y}$ respectively) assure the effectiveness of the overcurrent protection even in extreme duty cycle conditions.

Figure 28. Effects of the peak and valley current protections on duty cycle and frequency


The current limit intervention might affect the duty cycle as well as the frequency. Reaching the peak current limit implies a duty cycle reduction (until the TON_MIN $^{\text {is reached). When the low-side switch is on, as long as the }}$ current is above the $l_{V Y}$, any new clock cycle is ignored. The switching frequency is hence reduced. These effects of both duty cycle and switching frequency are summarized in Figure 28.
A short-circuit at the primary output is a particular case of overcurrent. Figure 29 shows the behavior of the device in case of a short-circuit present before the soft-start.

Figure 29. Soft-start procedure with short-circuit at the primary output


Figure 30 shows a persistent short-circuit condition (frequency reduced from 400 kHz to 100 kHz ).

Figure 30. Overcurrent procedure in case of persistent short-circuit at the primary output


## Secondary side

The increase of the secondary output current affects the current shape at primary side. In particular, the peak currents in the high-side and low-side MOSFETs rise (in absolute value in the low-side, that is, the current becomes more negative), in accordance with equations (Eq. (3)) and (Eq. (4)).

$$
\begin{align*}
& \mathrm{I}_{\text {PEAK }_{H S}}=\text { IOUT_pri }+\mathrm{N} \cdot \mathrm{I}_{\text {OUT_sec }}+\frac{\Delta \mathrm{I}_{\mathrm{L}}}{2}  \tag{3}\\
& \text { IPEAK }_{\text {LS }}=- \text { N.I IOUT_sec }\left(\frac{2 D}{1-D}\right)-\frac{\Delta \mathrm{I}_{\mathrm{L}}}{2}+\text { IOUT_prim } \tag{4}
\end{align*}
$$

where IOUT_pri and lout_sec are respectively the primary and secondary output currents, N is the transformer turn ratio, $D$ the duty cycle and $\Delta I_{\mathrm{L}}$ the current ripple in the primary winding.
Figure 31 depicts how these peak currents vary depending on the secondary output current, under the specified conditions.

Figure 31. Peak currents in LS and HS MOSFET depending on the isolated output current $\left(\mathrm{V}_{\mathbf{I N}}=12 \mathrm{~V}\right.$, $\mathrm{V}_{\text {OUT_prim }}=5 \mathrm{~V}, \mathrm{~N}=6$ )


Depending on the application conditions (for example, duty cycle and therefore the input voltage), the peak or the reverse current limit can be first exceeded and hence represents the limitation of the secondary isolated output current (see Figure 32).

Figure 32. Left: $\mathrm{V}_{\mathrm{IN}}=12 \mathrm{~V}$, $\mathrm{I}_{\text {PRIM }}$ exceeds $\mathrm{I}_{\mathrm{VY}}$ SINK. Right: $\mathrm{V}_{\mathrm{IN}}=18 \mathrm{~V}$, $\mathrm{I}_{\text {PRIM }}$ exceeds $\mathrm{I}_{\mathrm{PK}}$.


Once the reverse current limit is crossed, the device turns the LS MOSFET off and the current flows in the body diode of the HS MOSFET until it reaches zero. Both HS and LS MOSFET remain off until the next clock cycle.

### 7.3 Thermal shutdown

The shutdown block disables the switching activity if the junction temperature is higher than a fixed internal threshold (TSHDWN refer to Table 6. Electrical characteristics). The thermal sensing element is close to the power elements, ensuring fast and accurate temperature detection. A hysteresis of approximately $30^{\circ} \mathrm{C}$ prevents the device from turning ON and OFF too fast. After a thermal protection event has expired, the L6983I restarts with a new soft-start.

## $7.4 \quad$ Power good

The PGOOD pin indicates whether the output voltage is within its regulation level. The pin output is an open drain MOSFET. The PG is pulled low:

1. When the FB pin voltage is lower than $90 \%$ (typ.) of the nominal internal reference for more than $10 \mu \mathrm{~s}$.
2. When the FB pin voltage is higher than $120 \%$ (typ.) of the nominal internal reference for more than $10 \mu \mathrm{~s}$.
3. During the soft-start procedure also with pre-charged $\mathrm{V}_{\text {OUT }}$.
4. If a thermal shutdown event occurs.
5. If a UVLO event occurs.

The PGOOD pin is $\mathrm{V}_{\mathrm{IN}}$ compatible.

Figure 33. PGOOD thresholds


## 8 Closing the loop

The iso-buck, compared to a standard buck, includes the transformer in place of the inductor and all the components connected to the secondary winding (at least the Schottky diode and the secondary output capacitor). Nevertheless, the regulation loop does not include the secondary side components. As a first approximation the control loop of an iso-buck can be assimilated to the one of a standard buck. Therefore, the block diagram in the figure below can still be used (where the inductor symbol identifies the inductance of the primary winding) as well as all the equations and calculations in the next sections.

Figure 34. Block diagram of the loop


## 8.1 $\mathbf{G}_{\text {co }}(\mathbf{s})$ control to output transfer function

The accurate control to output transfer function for a buck peak current mode converter can be written as:

$$
\begin{equation*}
\mathrm{G}_{\mathrm{CO}}(\mathrm{~s})=\mathrm{R}_{\mathrm{LOAD}} \cdot \mathrm{~g}_{\mathrm{CS}} \cdot \frac{1}{1+\frac{\mathrm{R}_{\mathrm{LOAD}} \cdot \mathrm{~T}_{S W}}{\mathrm{~L}} \cdot\left[\mathrm{~m}_{\mathrm{C}} \cdot(1-\mathrm{D})-0.5\right]} \cdot \frac{1+\frac{\mathrm{s}}{\omega_{\mathrm{Z}}}}{1+\frac{\mathrm{s}}{\omega_{\mathrm{p}}}} \cdot \mathrm{~F}_{\mathrm{H}}(\mathrm{~s}) \tag{5}
\end{equation*}
$$

where R ROAD represents the load resistance, gcs the equivalent sensing transconductance of the current sense circuitry, $w_{p}$ the single pole introduced by the power stage and $w_{z}$ the zero given by the ESR of the output capacitor.
$\mathrm{F}_{\mathrm{H}}(\mathrm{s})$ accounts the sampling effect performed by the PWM comparator on the output of the error amplifier that introduces a double pole at one half of the switching frequency.

$$
\begin{gather*}
\omega_{\mathrm{Z}}=\frac{1}{\mathrm{ESR} \cdot \mathrm{C}_{\mathrm{OUT}}}  \tag{6}\\
\omega_{\mathrm{p}}=\frac{1}{\mathrm{R}_{\mathrm{LOAD}} \cdot \mathrm{C}_{\mathrm{OUT}}} \cdot \frac{\mathrm{~m}_{\mathrm{C}} \cdot(1-\mathrm{D})-0.5}{\mathrm{~L} \cdot \mathrm{C}_{\mathrm{OUT}} \cdot \mathrm{f} \mathrm{SW}} \tag{7}
\end{gather*}
$$

where:

$$
\left\{\begin{align*}
& \mathrm{m}_{\mathrm{C}}=1+\frac{\mathrm{S}_{\mathrm{e}}}{\mathrm{~S}_{\mathrm{n}}}  \tag{8}\\
& \mathrm{~S}_{\mathrm{e}}=\mathrm{V}_{\mathrm{PP}} \cdot \mathrm{~g}_{\mathrm{CS}} \cdot \mathrm{f}_{\mathrm{SW}} \\
& \mathrm{~S}_{\mathrm{n}}=\frac{\mathrm{V}_{\mathrm{IN}}-\mathrm{V}_{\mathrm{OUT}}}{\mathrm{~L}}
\end{align*}\right.
$$

Where IsLope is equal to 1 [A].
$S_{n}$ represents the on-time slope of the sensed inductor current, Se the on-time slope of the external ramp that implements the slope compensation to avoid sub-harmonic oscillations at duty cycle over $50 \%$.
The sampling effect contribution $F_{H}(s)$ is:

$$
\begin{equation*}
\mathrm{F}_{\mathrm{H}}(\mathrm{~s})=\frac{1}{1+\frac{\mathrm{s}}{\omega_{\mathrm{n}} \cdot \mathrm{Q}_{\mathrm{p}}+\frac{\mathrm{s}^{2}}{\omega_{\mathrm{n}}^{2}}}} \tag{9}
\end{equation*}
$$

where

$$
\begin{equation*}
Q_{P}=\frac{1}{\pi \cdot\left[m_{C} \cdot(1-D)-0.5\right]} \tag{10}
\end{equation*}
$$

### 8.2 Error amplifier compensation network

The following figure shows the typical compensation network required to stabilize the system.
Figure 35. Transconductance embedded error amplifier

$\mathrm{R}_{\mathrm{C}}$ and $\mathrm{C}_{\mathrm{C}}$ introduce a pole and a zero in the open loop gain. The transfer function of the error amplifier and its compensation network is:

$$
\begin{equation*}
A_{O}(s)=\frac{A_{V O} \cdot\left(1+s \cdot R_{C} \cdot C_{C}\right)}{s^{2} \cdot R_{O} \cdot C_{O} \cdot R_{C} \cdot C_{C}+s \cdot\left(R_{O} \cdot C_{C}+R_{O} \cdot C_{O}+R_{C} \cdot C_{C}\right)+1} \tag{11}
\end{equation*}
$$

where:

$$
\begin{equation*}
A_{V O}=G_{m} \cdot R_{O} \tag{12}
\end{equation*}
$$

The poles of this transfer function are (if $\mathrm{C}_{\mathrm{C}} \gg \mathrm{C}_{\mathrm{O}}$ ):

$$
\begin{align*}
& f_{P L F}=\frac{1}{2 \cdot \pi \cdot R_{O} \cdot C_{C}}  \tag{13}\\
& f_{P H F}=\frac{1}{2 \cdot \pi \cdot R_{O} \cdot C_{O}} \tag{14}
\end{align*}
$$

Whereas the zero is defined as:

$$
\begin{equation*}
f_{Z}=\frac{1}{2 \cdot \pi \cdot R_{C} \cdot C_{C}} \tag{15}
\end{equation*}
$$

### 8.3 Voltage divider

The contribution of a simple voltage divider is:

$$
\begin{equation*}
G_{D I V}(s)=\frac{R_{2}}{R_{1}+R_{2}} \tag{16}
\end{equation*}
$$

A small signal capacitor in parallel to the upper resistor (only for the adjustable part number) of the voltage divider implements a leading network ( $\mathrm{f}_{\mathrm{ZERO}}<\mathrm{f}_{\text {POLE }}$ ), sometimes necessary to improve the system phase margin:

Figure 36. Contribution of the resistor divider


Laplace transformer of the leading network:

$$
\begin{equation*}
\left.\boldsymbol{G}_{-} \boldsymbol{D I V}(s)=\frac{\boldsymbol{R}_{2}}{\boldsymbol{R}_{1}+\boldsymbol{R}_{2}} \cdot\left(\left(1+s \cdot \boldsymbol{R}_{-} 1 \cdot \boldsymbol{C}_{-} \boldsymbol{R} 1\right)\right) /\left(\left(1+\boldsymbol{s} \cdot \frac{\boldsymbol{R}_{1} \cdot \boldsymbol{R}_{2}}{\boldsymbol{R}_{1}+\boldsymbol{R}_{2}}\right) \cdot C_{-} R 1\right)\right) \tag{17}
\end{equation*}
$$

where:

$$
\begin{equation*}
f_{Z}=\frac{1}{2 \cdot \pi \cdot R_{1} \cdot C_{R 1}} \tag{18}
\end{equation*}
$$

$$
\begin{gather*}
f_{P}=\frac{1}{2 \cdot \pi \cdot \frac{R_{1} \cdot R_{2}}{R_{1}+R_{2}} \cdot C_{R 1}}  \tag{19}\\
f_{Z}<f_{P} \tag{20}
\end{gather*}
$$

So closing the loop, the loop gain is:

$$
\begin{equation*}
G(s)=G_{D I V}(s) \cdot G_{C O}(s) \cdot A_{O}(s) \tag{21}
\end{equation*}
$$

## $9 \quad$ Application notes

### 9.1 Output voltage adjustment

## Primary output voltage

The error amplifier reference voltage is 0.85 V typical. The output voltage is adjusted according to the equation below:

$$
\begin{equation*}
\text { VoUT_prim }=0.85 \cdot\left(1+\frac{R_{\mathrm{FB} 1}}{\mathrm{R}_{\mathrm{FB} 2}}\right) \tag{22}
\end{equation*}
$$

where $R_{F B 1}$ and $R_{F B 2}$ are the resistors used in the output divider (see figure below).

Figure 37. Primary output voltage regulation


A general recommendation is to keep the duty cycle below 50-60\%. A higher duty cycle would limit off-time, limiting the time in which the energy transfer to the secondary side takes place.
Other restrictions in the duty cycle selection arise due to the minimum on-time (see Section 9.2 Switching frequency), generally summarized by the following equation:

$$
\begin{equation*}
\mathrm{D} \geq \mathrm{D}_{\mathrm{MIN}}=\mathrm{T}_{\mathrm{ON}} \mathrm{MIN} \cdot \mathrm{f}_{\mathrm{SW}} \tag{23}
\end{equation*}
$$

## Secondary output voltage

In the iso-buck converter, the secondary output voltage is not included in the regulation loop. Nevertheless, a good regulation of the secondary output voltage is achieved by relying on the primary output voltage regulation, and the selection of a proper turn ratio of the transformer as well as considering the voltage drops due to the secondary winding resistance and the Schottky diode. That can be summarized by the following equation:

$$
\begin{equation*}
V_{\text {OUT_sec }}=N \cdot\left[V_{\text {OUT_prim }}+I_{\text {OUT pri }} \cdot\left(R_{\text {DS(on LS }}+R_{\text {wind_pri }}\right)\right] \cdot \frac{L_{m}}{L_{m}+L_{\text {LEAK }}}-R_{\text {wind_sec }} \cdot I_{\text {OUT_sec }}-V_{\text {FD1 }} \tag{24}
\end{equation*}
$$

Where $N$ is the turn ratio, $R_{\text {wind_prim }}$ and $R_{\text {wind_sec }}$ are the winding resistances of the primary and secondary side respectively, $\mathrm{V}_{\mathrm{FD} 1}$ is the forward voltage of the Schottky diode, $\mathrm{L}_{\mathrm{m}}$ is the magnetizing inductance of the transformer and LLEAK the leakage inductance of the transformer.

If no current is drawn from the primary output, equation 24 can be simplified as follows:

$$
\begin{equation*}
\mathrm{V}_{\text {OUT_sec }}=\mathrm{N} \cdot \mathrm{~V}_{\text {OUT }}{ }_{\text {prim }} \cdot \frac{\mathrm{L}_{\mathrm{m}}}{\mathrm{~L}_{\mathrm{m}}+\mathrm{L}_{\text {LEAK }}}-\mathrm{R}_{\text {Wind_sec }} \cdot \mathrm{I}_{\text {OUT_sec }}-\mathrm{V}_{\mathrm{FD} 1} \tag{25}
\end{equation*}
$$

Eq. (25) emphasizes how the selection of the transformer and, to some extent, the Schottky diode play a crucial role in the accurate regulation of the secondary output voltage. Figure 38 shows instead the effect of the current drawn from the primary output on the isolated voltage, as described by the Eq. (24).

Figure 38. Isolated voltage variation due to the primary output current


Another factor affecting the secondary output voltage regulation comes from the leakage inductance of the transformer. As described later on, the leakage inductance determines the peak current that can be reached in the secondary winding. This peak current defines the maximum current from the secondary isolated output by limiting the amount of charge delivered to the output. When the current demand from the secondary isolated output exceeds the maximum deliverable charge limited by the peak current, the isolated output voltage drops.

Figure 39. Secondary output maximum current


The effect of the leakage on the load regulation was already shown in Figure 22 in Section 6.2 .
To some extent also the duty cycle can affect the secondary output voltage. Since the energy transfer from primary to secondary occurs only during the TOFF, a too high duty cycle could reduce the achievable peak current, hence limiting the deliverable current to the secondary output. Under this condition, the secondary output could drop.

L6983I

### 9.2 Switching frequency

A resistor connected to the FSW pin features the selection of the switching frequency (refer to Section 4.1 Frequency selection table).
Connecting the resistor between the pins $\mathrm{F}_{S W}$ and $\mathrm{V}_{\mathrm{CC}}$, the internal dithering circuit is turned on (see Figure 3).
The selection of the switching frequency must take into account the minimum on-time of the device (TON MIN, as indicated in the electrical characteristics table), as described by the following equation:

$$
\begin{equation*}
\mathrm{f}_{\mathrm{SW}_{-} \max } \leq \frac{\mathrm{V}_{\text {OUT }}}{\mathrm{T}_{\text {ON MIN }} \cdot \mathrm{V}_{\text {IN }} \cdot \eta} \tag{26}
\end{equation*}
$$

The switching frequency affects the selection of the primary inductance as well as the transformer construction. The efficiency also varies with the switching frequency (see Figure 24 and Figure 26).

### 9.3 Programmable power-up threshold

The Enable rising threshold is equal to 1.2 V typical (refer to Table 6. Electrical characteristics). The power-up threshold is adjusted according to the following equation:

$$
\begin{equation*}
\mathrm{V}_{\text {Power UP }}=1.2 \cdot\left(1+\frac{\mathrm{R}_{\mathrm{EN}} 1}{\mathrm{R}_{\mathrm{EN} 2}}\right) \tag{27}
\end{equation*}
$$

Figure 40. Programming power-up threshold


The Enable falling threshold is equal to 1.0 V typical (refer to Table 6. Electrical characteristics). The turn threshold is obtained according to the following equation:

$$
\begin{equation*}
V_{\text {Power Down }}=1.0 \cdot\left(1+\frac{\mathrm{R}_{\mathrm{EN} 1}}{\mathrm{R}_{\mathrm{EN} 2}}\right) \tag{28}
\end{equation*}
$$

### 9.4 Output External synchronization

The device allows a direct connection between a clock source and the EN/CLKIN pin.

Figure 41. External synchronization (direct connection)
L6983I


The device internally implements a low-pass filter connected to the EN/CLKIN pin that is able to acquire the average value of the applied signal.

The device turns on when the average of the signal applied is higher than $\mathrm{V}_{\mathrm{EN}}$ rising (refer toTable 6 . Electrical characteristics). The device turns off when the average of the signal should be lower than $\mathrm{V}_{\mathrm{EN}}$ falling (refer to Table 6. Electrical characteristics). Considering, for example, a clock source with $\mathrm{V}_{\mathrm{PP}}=5.0 \mathrm{~V}$, the minimum duty cycle to guarantee the power-up is given by:

$$
\begin{equation*}
\text { Duty }_{\min }=\frac{\mathrm{V}_{\mathrm{EN}, \text { Rising }}}{\mathrm{V}_{\mathrm{PP}}}=0.24 \tag{29}
\end{equation*}
$$

The maximum duty cycle to guarantee the turn-off is given by:

$$
\begin{equation*}
\text { Duty }_{\mathrm{MAX}}=\frac{\mathrm{V}_{\mathrm{EN}, \text { Falling }}}{V_{\mathrm{PP}}}=0.2 \tag{30}
\end{equation*}
$$

The device also allows the AC coupling.

Figure 42. External synchronization (AC coupling)


The AC-coupling allows the device to keep the power-up and down thresholds defined by the partition connected to the EN/CLKIN pin and described in Section 9.3 Programmable power-up threshold.
The following table shows the minimum pulse duration for the external signal and maximum duty cycle that allows the synchronization by keeping the selected power-up and down thresholds.

Table 8. External synchronization AC coupling suggested operation range

| $\mathbf{V P P}_{\mathbf{P P}}$ [V] | TON,MIN, EXT Clock $^{\text {[ns] }}$ | DMAX, EXT Clock $^{\text {[\%] }}$ |
| :---: | :---: | :---: |
| 2.3 | 60 | 45 |
| 3.3 | 20 | 30 |
| 5 | 20 | 20 |

The minimum amplitude for the external clock signal is, for both the configurations, equal to 2.3 V .
The network given by $C_{E N}$ and $R_{E N L}$ sets a high-pass filter. Considering a resistor in the order of $220 \mathrm{~K} \Omega$, a capacitor equal to 1 nF is a correct choice.

## 10 Design of the external components

### 10.1 Input capacitor selection

The input capacitor, just like in a standard buck, should limit the input voltage ripple. Key parameters of the input capacitor are, together with its value, the maximum operating voltage and the RMS current capability.
The input capacitor voltage rating must be higher than the maximum input operating voltage of the application. During the switching activity a pulsed current flows into the input capacitor and so its RMS current capability must be selected according to the application conditions. Internal losses of the input filter depend on the ESR value so usually low ESR capacitors (like multilayer ceramic capacitors) have higher RMS current capability. On the other hand, given the RMS current value, a lower ESR input filter has lower losses and so contributes to higher conversion efficiency.
The maximum RMS input current flowing through the capacitor can be calculated as:

$$
\begin{equation*}
\mathrm{I}_{\text {RMS }}=\left(\mathrm{I}_{\text {OUT_pri }}+\frac{\mathrm{IOUT}_{\text {OLec }}}{\mathrm{N}}\right) \cdot \sqrt{\left(1-\frac{\mathrm{D}}{\eta}\right) \cdot \frac{\mathrm{D}}{\eta}} \tag{31}
\end{equation*}
$$

In the ideal case of efficiency $\eta=1$, the RMS current reaches its maximum value when $\mathrm{D}=0.5$.
In general, the maximum and minimum duty cycles can be calculated as:

$$
\begin{align*}
& D_{\text {MAX }}=\frac{V_{\text {OUT_pri }}+\Delta V_{\text {LS }}}{V_{\text {INmin }}+\Delta V_{\text {LS }}-\Delta V_{H S}}  \tag{32}\\
& D_{\text {MIN }}=\frac{V_{\text {OUT_pri }}+\Delta V_{\text {LS }}}{V_{\text {INmax }}+\Delta V_{\text {LS }}-\Delta V_{\text {HS }}} \tag{33}
\end{align*}
$$

Where $\Delta \mathrm{V}_{\mathrm{HS}}$ and $\Delta \mathrm{V}_{\mathrm{LS}}$ are the voltage drop across the high-side and low-side MOSFETs respectively.
The AC component of the input current (see figure below) flows in the input capacitor, generating the input voltage ripple.

Figure 43. Input capacitor AC current


The peak to peak voltage across the input capacitor can be calculated as follows:

$$
\begin{equation*}
\mathrm{V}_{\text {PP }}=\left(\frac{\mathrm{I}_{\text {OUT_pri }}+\mathrm{I}_{\text {OUT_sec }} \cdot \frac{\mathrm{N}_{\text {sec }}}{\mathrm{N}_{\text {pri }}}}{\mathrm{C}_{\text {IN }} \cdot \mathrm{f}_{\text {SW }}}\right) \cdot \frac{\mathrm{D}}{\eta} \cdot\left(1-\frac{\mathrm{D}}{\eta}\right)+\text { ESR } \cdot\left(\text { IOUT_pri }+\mathrm{I}_{\text {OUT_sec }}+\frac{\left.\Delta \frac{\Delta \mathrm{I}_{\mathrm{L}}}{2}\right) .}{}\right) \tag{34}
\end{equation*}
$$

In case of negligible ESR (for example, in the case of MLCC capacitors) Eq. (34) can be simplified. The value of the input capacitor can be so derived:

$$
\begin{equation*}
\mathrm{C}_{\mathrm{IN}}=\frac{\mathrm{I}_{\text {OUT_pri }}+\mathrm{I}_{\text {OUT_sec }} \cdot \frac{\mathrm{N}_{\text {sec }}}{\mathrm{N}_{\text {pri }}}}{\mathrm{V}_{\text {PPP }} \mathrm{S} \text { SW }} \cdot \frac{\mathrm{D}}{\eta} \cdot\left(1-\frac{\mathrm{D}}{\eta}\right) \tag{35}
\end{equation*}
$$

Considering the ideal case of $\eta=1$, the equation above reaches its maximum value when $D=0.5$. Therefore, the minimum input capacitance value can be defined as follows:

$$
\begin{equation*}
\mathrm{C}_{\mathrm{IN}} \geq \mathrm{C}_{\text {INmin }}=\frac{\mathrm{I}_{\text {OUT_pri }}+\mathrm{I}_{\text {OUT_sec }} \cdot \frac{\mathrm{N}_{\text {sec }}}{\mathrm{N}_{\text {pri }}}}{4 \cdot \mathrm{~V}_{\text {PP }} \cdot \mathrm{f}_{\mathrm{SW}}} . \tag{36}
\end{equation*}
$$

Typically, $\mathrm{C}_{\mathbb{I}}$ is dimensioned to keep the maximum peak to peak voltage across the input filter in the order of $5 \%$ of $V_{\text {INmax }}$.

L6983I

### 10.2 Transformer selection

The transformer has two essential tasks:

- Providing the isolation between the primary and secondary side in accordance with the application requirements
- Generating the necessary secondary output voltage from the regulated primary voltage with the most suitable turn ratio

The transformer selection implies the definition of the following parameters:

- Isolation voltage
- Turn ratio
- Primary inductance
- Peak and RMS currents
- Windings resistance
- Leakage inductance
- Parasitic capacitances


## Isolation voltage

The isolation of the transformer in terms of voltage capability ( $1.5 \mathrm{kV}, 4 \mathrm{kV}$, and so on) and type (functional basic, reinforced, etc.) is mainly driven by the application. Both parameters normally affect the size of the transformer as well as other electrical characteristics (for example, winding resistance, leakage inductance, etc.).

## Turn ratio

Naming $N_{\text {pri }}$ and $N_{\text {sec }}$ the number of turns of the primary and secondary windings respectively, the turn ratio is so defined:

$$
\begin{equation*}
\mathrm{N}=\frac{\mathrm{N}_{\mathrm{sec}}}{\mathrm{~N}_{\text {prim }}} \tag{37}
\end{equation*}
$$

Considering Eq. (24), the turn ratio must be defined so that the voltage at the secondary output is the desired one over the whole secondary output current range:

If no current is drawn from the primary output, the turn ratio should only be chosen to compensate the drops due to the secondary winding resistance and the Schottky diode.
The effect of the leakage inductance on the secondary output voltage regulation (not included in the equation above) should be taken into account too. Figure 17 clearly shows how the secondary output voltage can drift due to the leakage inductance.

## Primary inductance

The choice of the primary inductance does not differ so much from a standard buck. The magnetizing current, (see Figure 44) which combines the two winding currents, has the same shape as the buck inductor current and can be defined as:

$$
\begin{equation*}
\mathrm{I}_{\mathrm{L}_{-} \mathrm{mag}}=\mathrm{I}_{\mathrm{pri}}+\mathrm{N} \cdot \mathrm{I}_{\mathrm{sec}} \tag{39}
\end{equation*}
$$

Figure 44. Primary winding current (blue), secondary winding current (magenta) and magnetizing current (black)


Therefore, setting the current ripple $\Delta \mathrm{L}_{\mathrm{L}}$, the inductance is so defined:

$$
\begin{equation*}
\mathrm{L}_{\mathrm{pri}}=\frac{\left(\mathrm{V}_{\text {IN }}-\mathrm{V}_{\text {OUT_pri }}\right) \cdot \mathrm{V}_{\text {OUT_pri }}}{V_{\text {IN }^{-f}} \mathrm{fS}^{\cdot \Delta I_{\mathrm{L}}}} \tag{40}
\end{equation*}
$$

For example, assuming lout_prim $=500 \mathrm{~mA}, \mathrm{I}_{\text {OUt_sec }}=100 \mathrm{~mA}, \mathrm{~N}=6$, the current ripple can be set around $30 \%$
 kHz , the inductor value should be $22 \mu \mathrm{H}$.

## Peak and RMS current

As any inductor, peak and RMS current for each winding must be calculated in order to define saturation and RMS currents that the transformer should fulfill.
For the primary winding, the equations below are valid:

$$
\begin{gather*}
I_{\text {pri_pos_peak }}=I_{\text {OUT_pri }}+\frac{\mathrm{I}_{\text {OUT_sec }}}{\mathrm{N}}+\frac{\Delta \mathrm{I}_{\text {pri }}}{2}  \tag{41}\\
\mathrm{I}_{\text {pri_RMS }}=\left(\text { IOUT_pri }+\frac{\mathrm{IOUT}_{\text {OUSc }}}{\mathrm{N}}\right) \cdot \sqrt{1+\frac{1}{12} \cdot\left(\frac{\Delta \mathrm{I}_{\text {pri }} \mathrm{N}}{\mathrm{~N} \cdot \mathrm{I}_{\text {OUT_pri }}+\mathrm{I}_{\text {OUT_sec }}}\right)} \tag{42}
\end{gather*}
$$

For the secondary winding, the peak current can change depending on the leakage inductance. In the image below secondary winding current waveforms with different leakage inductances are simulated. It is evident how the peak current can significantly vary. Considering the target leakage inductance value for an iso-buck (recommended up to $1 \%$ of the primary inductance), the waveform can be approximated with a sawtooth shape and the peak and RMS currents can be hence estimated as:

$$
\begin{gather*}
\mathrm{I}_{\text {sec_pos_peak }}=\frac{2 \cdot \mathrm{I}_{\text {OUT_sec }}}{1-\mathrm{D}}  \tag{43}\\
\mathrm{I}_{\text {sec_RMS }}=\mathrm{I}_{\text {sec_pos_peak }} \cdot \sqrt{\frac{1-\mathrm{D}}{3}} \tag{44}
\end{gather*}
$$

Eq. (43) gives an indication of the peak value. Nevertheless, the waveform can significantly change with the leakage. Therefore, the measured peak value can differ from the one provided by this equation.
A duty cycle higher than 50-60 \% significantly increases the peak current in the secondary winding, therefore affecting the negative peak current at the primary side.

## Windings resistance

Winding resistances should be minimized as much as possible since they affect the secondary output load regulations. They also contribute to power losses, and so affect the efficiency of the total solution.

## Leakage inductance

The leakage inductance of a transformer can be defined as an undesired inductive component due to the not perfect magnetic linking of the two windings. Leakage inductance is inherent to the transformer construction and can only be reduced but not eliminated.
As shown in Figure 45, the leakage inductance affects the shape of the secondary winding current. In general, a very low leakage inductance implies that the current in the secondary winding can quickly ramp up, allowing the charge of the secondary output capacitor and supporting the load current demand.
A high leakage inductance slows down the secondary winding current rise, limiting the charge delivery to the output. Comparing solutions with different values of transformer leakage inductance shows that higher leakage inductance transformers are characterized by poorer load regulation performances (as already depicted in Figure 22).
On the other hand, the leakage inductance determines the slope of the rising edge of current in the primary winding (the lower the leakage, the steeper the slope) and the peak value it could reach. Therefore, under certain conditions (for example short-circuit at the secondary side) this peak can be significantly high.

Figure 45. Impact of the leakage inductance on the secondary winding peak current


A higher value of the leakage can help in these cases, jeopardizing however the load regulation performances. A similar effect can be also achieved by increasing the resistance of the secondary winding, keeping the optimized value of the inductance. In both cases it is also possible to adjust the $N$ value to improve the load regulation (see Figure 46). Both higher leakage and higher secondary winding resistance have a slight negative impact on the efficiency.

Figure 46. Primary winding current peak reduction with higher leakage or higher secondary winding resistance


Another effect of the leakage inductance is the ringing observed when the transition from the off-phase to on-phase occurs. These oscillations are due to the LC circuit represented by the leakage inductance and the total parasitic capacitance observed by the primary winding. This capacitance consists of several contributions:

- Primary winding capacitance
- Secondary winding capacitance, reflected to the primary side
- Reverse capacitance of the Schottky diode, reflected to the primary side

The ringing at primary side could affect the regulation loop and falsely trigger the internal comparator, turning off the high-side MOSFET although it should be kept on. This might result in undesired jitter at switch node.

Figure 47. Filtering effect of the snubber network


A proper masking time ( $\mathrm{T}_{\mathrm{ON}} \mathrm{MIN}$ ) filters these oscillations, which otherwise can affect the loop on the primary side. Nevertheless, an RC snubber circuit (depicted in Figure 48. RC snubber network) to dump this ringing is always recommended.

Figure 48. RC snubber network


## Capacitance

The parasitic capacitance of a real transformer mainly consists of the following contributions:

- Capacitance across each winding ( $\mathrm{C}_{\mathrm{P}}$ and $\mathrm{C}_{\mathrm{S}}$, in the image below) due to the capacitive coupling between the coil and the core. As already mentioned, the winding capacitances are involved in the ringing observed during transition from off to on-phase of the primary side.
- Interwinding capacitance ( $\mathrm{C}_{\mathrm{WW}}$ ), that is the capacitance between windings. The interwinding capacitance should be reduced in order to limit disturbance on the primary side due to possible steep voltage transitions present in the load connected to the secondary output.

Figure 49. Transformer parasitic capacitances


### 10.3 Schottky diode

In the selection of the Schottky diode, the following parameters should be considered:

- Maximum forward current, mainly defined by the secondary output current demand (see Eq. (44))
- Forward voltage drop, which affects the secondary output voltage regulation
- Maximum peak reverse voltage. During the on-phase of the primary side, when in the secondary side no current flows, the diode is reverse biased and must withstand this voltage:

$$
\begin{equation*}
\mathrm{V}_{\text {D1_rev }}=\mathrm{N} \cdot\left(\mathrm{~V}_{\text {INmax }}-\mathrm{V}_{\text {OUT_pri }}\right)+\mathrm{V}_{\text {OUT_sec }} \tag{45}
\end{equation*}
$$

- Junction capacitance, which should be as low as possible in order to reduce the ringing described in the previous section


### 10.4 Output capacitors selection

## Primary output capacitor

As in a standard buck converter, the primary output capacitor is involved in:

- Determining the output voltage ripple
- Supporting load transient
- Loop stability, by setting one pole and one zero in the transfer function

Considering the output voltage ripple requirement, the primary output capacitance should be selected according to the following equation:

$$
\begin{equation*}
\mathrm{C}_{\text {OUT_pri }}=\frac{\Delta \mathrm{I}_{\text {pri }}}{8 \cdot \mathrm{f}_{\text {SW }} \cdot\left(\Delta \mathrm{V}_{\text {OUT_pri }}-\text { ESR } \cdot \Delta \mathrm{I}_{\text {pri }}\right)} \tag{46}
\end{equation*}
$$

Normally, MLCC capacitors are the best choice for the output capacitor, therefore the ESR contribution is negligible and Eq. (46) can be simplified.

## Secondary output capacitor

The secondary output capacitor supplies the secondary output load current during the ton (when diode D1 is reverse biased) and its value defines the secondary output voltage ripple ( $\Delta \mathrm{V}_{\text {OUT }}$ ).

$$
\begin{equation*}
\text { CouT_sec }=\frac{\mathrm{I}_{\text {OUT_sec }} \cdot \mathrm{D}}{\Delta \mathrm{~V}_{\text {OUT_Sec }}{ }^{\text {f }} \mathrm{SW}} \tag{47}
\end{equation*}
$$

## 11 Application board

The application board (STEVAL-L6983IV1) schematic is shown in the figure below.

Figure 50. Schematic of the application board (unregulated isolated output)


The additional input filter (in the dotted box in Figure 50, on the bottom side of the board) limits the conducted emission on the power supply. In case the filter is not necessary or should be bypassed for any test, two $0 \Omega$ resistors should be placed at Rf1 and Rf2.
The isolated output supplied by the board is unregulated. Nevertheless, a post-regulation circuit (see schematic in Figure 51) is provided on the bottom side (components not mounted). The values and the components indicated in the BOM below (Table 9 ) are assumed for a dual voltage $18 \mathrm{~V} /-5 \mathrm{~V}$.

Figure 51. Proposed circuitry for post-regulation (not mounted, bottom side) for dual voltage (18 V/-5 V)


If a different dual isolated voltage is necessary (for example, $15 \mathrm{~V} /-6 \mathrm{~V}$ ), the replacement of two components is enough to adapt the board: the Zener diode $\mathrm{D}_{\mathrm{Z2}}$ (with a diode providing the most suitable Zener voltage) and the resistor divider (one of the two resistors) R1-R2, in accordance with the equation:

$$
\begin{equation*}
\mathrm{V}_{\mathrm{ISO}+}=1.2 \mathrm{~V} \cdot \frac{\mathrm{R}_{1}+\mathrm{R}_{2}}{\mathrm{R}_{2}}+\mathrm{V}_{\mathrm{DZ1}} \tag{48}
\end{equation*}
$$

Table 9. BOM

| Reference | Part number | Description | Value | Manufacturer |
| :---: | :---: | :---: | :---: | :---: |
| U1 | L6983NQTR |  |  | ST |
| U2 | ZB1346-AE | Transformer | $\mathrm{N}=6,2 \mathrm{kV}$ isolation | Coilcraft |
| Rs1 |  | 0805 SMD resistor | Not mounted |  |
| Rs2 |  | 0805 SMD resistor | $300 \Omega$ |  |
| Rb |  | 0603 SMD resistor | $0 \Omega$ |  |
| Ren1 |  | 0603 SMD resistor | $100 \mathrm{k} \Omega$ |  |
| Ren2 |  | 0603 SMD resistor | Not mounted |  |
| Rfb1 |  | 0603 SMD resistor | $360 \mathrm{k} \Omega$ |  |
| Rfb2 |  | 0603 SMD resistor | $75 \mathrm{k} \Omega$ |  |
| Rfsw1 |  | 0603 SMD resistor | $0 \Omega$ |  |
| Rfsw2 |  | 0603 SMD resistor | Not mounted |  |
| Rpg1 |  | 0603 SMD resistor | Not mounted |  |
| Rpg2 |  | 0603 SMD resistor | Not mounted |  |
| Rbs |  | 0603 SMD resistor | $0 \Omega$ |  |
| RIdo |  | 0603 SMD resistor | $100 \Omega$ |  |
| Cldo |  | 0603 MLCC | $1 \mu \mathrm{~F}, 50 \mathrm{~V}$ |  |
| Cff |  | 0603 MLCC | Not mounted |  |
| Cbs |  | 0603 MLCC | $100 \mathrm{nF}, 50 \mathrm{~V}$ |  |
| Cs1 |  | 0603 MLCC | Not mounted |  |
| Cs2 |  | 0603 MLCC | $180 \mathrm{pF}, 50 \mathrm{~V}$ |  |
| Cin1 |  | 1206 MLCC | $10 \mu \mathrm{~F}, 50 \mathrm{~V}$ |  |
| Cin2, Cin3 |  | 0805 MLCC | $1 \mu \mathrm{~F}, 50 \mathrm{~V}$ |  |
| Cin4 |  | SMD electrolytic capacitor, $10 \times 10 \mathrm{~mm}$ | $100 \mu \mathrm{~F}, 50 \mathrm{~V}$ | Panasonic |
| Cout, Cout2, Cout3 |  | 1206 MLCC | $22 \mu \mathrm{~F}, 50 \mathrm{~V}$ |  |
| Cout4 |  | 0603 MLCC | Not mounted |  |
| Csec |  | 1206 MLCC | $22 \mu \mathrm{~F}, 50 \mathrm{~V}$ |  |
| Cck |  | 0603 MLCC | Not mounted |  |
| Cbs |  | 0603 MLCC | Not mounted |  |
| D1 | STPS1170AY | Schottky diode | $\mathrm{V}_{\mathrm{RRM}}=170 \mathrm{~V}, \mathrm{I}_{\mathrm{F}}=1 \mathrm{~A}$ | ST |
| EMI input filter |  |  |  |  |
| Rf1 |  | 0603/0805 SMD resistor |  |  |
| Rf2 |  | 0603/0805 SMD resistor |  |  |
| Cf1, Cf2, Cf3 |  | 1206 MLCC, $4.7 \mu \mathrm{~F}, 50 \mathrm{~V}$ |  |  |
| Lf1 | MPZ2012S221A | $220 \Omega$ Ferrite bead, 100 MHz |  |  |
| Lf2 | XGL4030-682ME | $6.8 \mu \mathrm{H}$ coil |  | Coilcraft |
| Post regulation circuitry (option $18 \mathrm{~V} /-5 \mathrm{~V}$ ) |  |  |  |  |
| U3 |  | LDO | Not mounted (DFN6) | ST |
| R1 |  | 0603 SMD resistor | Not mounted (910 $\Omega$ ) |  |
| R2 |  | 0603 SMD resistor | Not mounted (220 $\Omega$ ) |  |


| Reference | Part number | Description | Value | Manufacturer |
| :---: | :---: | :---: | :---: | :---: |
| R3 |  | 0603 SMD resistor | Not mounted $(330 \Omega)$ |  |
| C1 |  | 0603 MLCC | Not mounted $(1 \mu \mathrm{~F}, 35 \mathrm{~V})$ |  |
| Ciso+, Ciso- |  | 0805 MLCC | Not mounted $(1 \mu \mathrm{~F}, 50 \mathrm{~V})$ |  |
| Dz1 |  | Zener diode | Not mounted $(\mathrm{Vz1}=12$ |  |
| Dz2 |  | 4.7 V Zener diode | Not mounted $(\mathrm{Vz1} \mathrm{=} \mathrm{4.7}$ |  |
| Q1 | 2STR1215 | NPN power transistor | Not mounted |  |

Figure 52. STEVAL-L6983IV1 (top layer)


Figure 53. STEVAL-L6983IV1 (bottom layer)


## 12 Package information

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK packages, depending on their level of environmental compliance. ECOPACK specifications, grade definitions and product status are available at: www.st.com. ECOPACK is an ST trademark.

### 12.1 QFN16 (3x3 mm) package information

Figure 54. QFN16 $(3 \times 3 \mathrm{~mm})$ package outline


Figure 55. QFN16 (3x3mm) package outline. Detail A


Table 10. QFN16 ( $3 \times 3 \mathrm{~mm}$ ) mechanical data

| Symbol | mm |  |  |
| :---: | :---: | :---: | :---: |
|  | Min. | Typ. | Max. |
| A | 0.7 | 0.75 | 0.8 |
| A1 | 0 |  | 0.05 |
| A2 | 0,5 | 0.55 | 0.6 |
| A3 |  | $0,203 R E E F$ |  |
| b | 0.2 | 0.25 | 0.3 |
| L | 0.3 | 0.4 | 0.5 |
| e |  | $0,50 B S C$ | 3,05 |
| D | 2,95 | 3 | 3,05 |
| D1 | 2,95 | 0,48 | 0,53 |
| E1 | 0,43 | 0,86 | 0,91 |

Figure 56. QFN16 ( $3 \times 3 \mathrm{~mm}$ ) recommended footprint


## 13 Ordering information

## Table 11. Order code

| Part number | Package | Packing |
| :---: | :---: | :---: |
| L6983IQTR | QFN16 | Tape and reel |

## Revision history

Table 12. Document revision history

| Date | Revision | Changes |
| :---: | :---: | :--- |
| 04-Oct-2022 | 1 | Initial release. |

## Contents

1 Pin configuration ..... 2
2 Typical application circuit. ..... 4
3 Maximum ratings ..... 5
3.1 Absolute maximum ratings ..... 5
3.2 ESD protection ..... 5
3.3 Thermal characteristics ..... 5
4 Electrical characteristics ..... 6
4.1 Frequency selection table ..... 8
5 Functional description ..... 9
5.1 Primary side ..... 9
5.1.1 Enable. ..... 10
5.1.2 Soft-start ..... 11
5.1.3 Undervoltage lockout ..... 12
5.1.4 Minimum on-time ..... 13
5.1.5 Switch-over feature ..... 14
5.1.6 Spread spectrum ..... 14
5.2 Transformer ..... 15
5.3 Secondary side ..... 15
5.4 Iso-buck operation principle ..... 16
6 Iso-buck performances ..... 17
6.1 Output voltage line regulation ..... 17
6.2 Output voltage load regulation. ..... 19
6.3 Efficiency ..... 20
7 Device protections ..... 23
7.1 Overvoltage protection ..... 23
7.2 Overcurrent protection ..... 23
7.3 Thermal shutdown ..... 25
7.4 Power good ..... 25
8 Closing the loop ..... 27
8.1 $\mathrm{G}_{\mathrm{CO}}(\mathrm{s})$ control to output transfer function ..... 27
8.2 Error amplifier compensation network ..... 28
8.3 Voltage divider ..... 29
9 Application notes ..... 31
9.1 Output voltage adjustment ..... 31
9.2 Switching frequency ..... 33
9.3 Programmable power-up threshold ..... 33
9.4 Output External synchronization ..... 34
10 Design of the external components ..... 36
10.1 Input capacitor selection ..... 36
10.2 Transformer selection ..... 38
10.3 Schottky diode ..... 42
10.4 Output capacitors selection ..... 43
11 Application board. ..... 44
12 Package information ..... 47
12.1 QFN16 (3x3 mm) package information. ..... 47
13 Ordering information ..... 49
Revision history ..... 50

## List of tables

Table 1. Pin description ..... 2
Table 2. Typical application component ..... 4
Table 3. Absolute maximum ratings ..... 5
Table 4. ESD performance ..... 5
Table 5. Thermal data. ..... 5
Table 6. Electrical characteristics ..... 6
Table 7. FSW selection ..... 8
Table 8. External synchronization AC coupling suggested operation range ..... 35
Table 9. BOM ..... 45
Table 10. QFN16 ( $3 \times 3 \mathrm{~mm}$ ) mechanical data ..... 48
Table 11. Order code ..... 49
Table 12. Document revision history ..... 50

## List of figures

Figure 1. Pin connection (top view). . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2
Figure 2. Basic application. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 4
Figure 3. Frequency setting with dithering (left) and without (right) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 8
Figure 4. Iso-buck general schematic . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 9
Figure 5. Block diagram . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 10
Figure 6. Power-up/down procedure . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 11
Figure 7. Soft-start procedure . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 12
Figure 8. Tracked soft-start at secondary side . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 12
Figure 9. Simulation with different masking times: insufficient (< 100 ns , left) and appropriate ( 390 ns , right) . . . . . . . . . 13
Figure 10. Remaining oscillations (left) and their filtering with $R C$ snubber (right) $\mathrm{V}_{\mathrm{IN}}=12 \mathrm{~V}, \mathrm{~N}=6$, loutiso $=200 \mathrm{~mA} \ldots 13$
Figure 11. Switch-over selection. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 14
Figure 12. Effect of the switch-over on the efficiency for primary output (left) and isolated secondary output (right) . . . . . . 14
Figure 13. Switching frequency trend with spread spectrum feature activated. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 15
Figure 14. Iso-buck basic operating principle . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 16
Figure 15. Iso-buck primary and secondary current waveforms . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 16
Figure 16. Reference schematic for measurements of line and load regulation and efficiency. . . . . . . . . . . . . . . . . . . . 17
Figure 17. Primary output line regulation ( $V_{\text {OUT_prim }}=5 \mathrm{~V}, \mathrm{f}_{\text {SW }}=400 \mathrm{kHz}$ ) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 17
Figure 18. Secondary output line regulation ( $\mathrm{V}_{\text {OUt_prim }}=5 \mathrm{~V}$, f sw $=400 \mathrm{kHz}, \mathrm{N}=6$ ) . . . . . . . . . . . . . . . . . . . . . . . . . . . 18
Figure 19. Secondary winding current at different input voltages. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 18
Figure 20. Load regulation of the primary not isolated output voltage $\left(\mathrm{V}_{\mathrm{IN}}=12 \mathrm{~V}, \mathrm{~V}_{\text {OUT_prim }}=5 \mathrm{~V}, \mathrm{f}_{\mathrm{SW}}=400 \mathrm{kHz}\right) \ldots \ldots$.
Figure 21. Load regulation of the secondary isolated output voltage ( $\left.\mathrm{V}_{\mathrm{IN}}=12 \mathrm{~V}, \mathrm{~V}_{\text {OUT_prim }}=5 \mathrm{~V}, \mathrm{f}_{\mathrm{SW}}=400 \mathrm{kHz}, \mathrm{N}=6\right)$. . 19
Figure 22. Effect of the transformer leakage inductance on the isolated output load regulation ( $\mathrm{V}_{\text {IN }}=12 \mathrm{~V}, \mathrm{~V}_{\text {OUT_prim }}=5 \mathrm{~V}, \mathrm{~N}$ = 6).
Figure 23. Primary output efficiency ( $\mathrm{V}_{\text {OUT_prim }}=5 \mathrm{~V}$, $\mathrm{f}_{\text {SW }}=400 \mathrm{kHz}$, secondary isolated output not loaded) . . . . . . . . . . 20
Figure 24. Primary output efficiency vs. switching frequency $\left(\mathrm{V}_{\mathrm{IN}}=12 \mathrm{~V}, \mathrm{~V}_{\text {OUT_prim }}=5 \mathrm{~V}\right.$, secondary isolated output (not loaded)
Figure 25. Secondary isolated output efficiency at different input voltages ( $\mathrm{V}_{\text {OUT }}$ prim $=5 \mathrm{~V}, \mathrm{f}_{\text {SW }}=400 \mathrm{kHz}, \mathrm{N}=6$ ) . . . . . 21
Figure 26. Secondary output efficiency vs. switching frequency $\left(\mathrm{V}_{\mathrm{IN}}=12 \mathrm{~V}\right.$, $\left.\mathrm{V}_{\text {OUT_prim }}=5 \mathrm{~V}, \mathrm{~N}=6\right) \ldots \ldots \ldots \ldots \ldots . .22$
Figure 27. Isolated output voltage ripple vs. switching frequency ( $C_{\text {OUTiso }}=10 \mu \mathrm{~F}$ ) . . . . . . . . . . . . . . . . . . . . . . . . . . 22
Figure 28. Effects of the peak and valley current protections on duty cycle and frequency . . . . . . . . . . . . . . . . . . . . . . . 23
Figure 29. Soft-start procedure with short-circuit at the primary output. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 24
Figure 30. Overcurrent procedure in case of persistent short-circuit at the primary output . . . . . . . . . . . . . . . . . . . . . 24
Figure 31. Peak currents in LS and HS MOSFET depending on the isolated output current $\left(\mathrm{V}_{\text {IN }}=12 \mathrm{~V}, \mathrm{~V}_{\text {OUT__prim }}=5 \mathrm{~V}, \mathrm{~N}=\right.$ 6)25
Figure 32. Left: $\mathrm{V}_{\mathrm{IN}}=12 \mathrm{~V}$, $\mathrm{I}_{\mathrm{PRIM}}$ exceeds $\mathrm{I}_{\mathrm{VY} \text { SINK. }}$ Right: $\mathrm{V}_{\mathrm{IN}}=18 \mathrm{~V}$, $\mathrm{I}_{\mathrm{PRIM}}$ exceeds $\mathrm{I}_{\mathrm{PK}}$. ..... 25
Figure 33. PGOOD thresholds ..... 26
Figure 34. Block diagram of the loop ..... 27
Figure 35. Transconductance embedded error amplifier ..... 28
Figure 36. Contribution of the resistor divider ..... 29
Figure 37. Primary output voltage regulation ..... 31
Figure 38. Isolated voltage variation due to the primary output current ..... 32
Figure 39. Secondary output maximum current ..... 32
Figure 40. Programming power-up threshold ..... 33
Figure 41. External synchronization (direct connection) ..... 34
Figure 42. External synchronization (AC coupling) ..... 35
Figure 43. Input capacitor AC current ..... 36
Figure 44. Primary winding current (blue), secondary winding current (magenta) and magnetizing current (black). ..... 39
Figure 45. Impact of the leakage inductance on the secondary winding peak current ..... 40
Figure 46. Primary winding current peak reduction with higher leakage or higher secondary winding resistance ..... 41
Figure 47. Filtering effect of the snubber network ..... 41
Figure 48. RC snubber network ..... 42
Figure 49. Transformer parasitic capacitances ..... 42
Figure 50. Schematic of the application board (unregulated isolated output) ..... 44
Figure 51. Proposed circuitry for post-regulation (not mounted, bottom side) for dual voltage ( $18 \mathrm{~V} /-5 \mathrm{~V}$ ) ..... 44
Figure 52. STEVAL-L6983IV1 (top layer). ..... 46
Figure 53. STEVAL-L6983IV1 (bottom layer) ..... 46
Figure 54. QFN16 $(3 \times 3 \mathrm{~mm})$ package outline ..... 47
Figure 55. QFN16 $(3 \times 3 \mathrm{~mm})$ package outline. Detail A ..... 48
Figure 56. QFN16 (3x3 mm) recommended footprint ..... 48

L6983

## IMPORTANT NOTICE - READ CAREFULLY

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgment.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.
Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.
ST and the ST logo are trademarks of ST. For additional information about ST trademarks, refer to www.st.com/trademarks. All other product or service names are the property of their respective owners.
Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

