# RICOH | # **R1260S Series** #### 60V Input / 80V Absolute Maximum Rating Synchronous Step-down DC/DC Controller No.EA-511-210712 #### OVERVIEW The R1260S is a step-down DC/DC controller which can generate an output voltage of 1.0 V to 16.0 V by driving external high- / low-side NMOSFETs. By the adoption of a unique current mode PWM architecture without an external current sense resistor, this device can make up a stable DC/DC converter with high-efficiency even if adding low Ron MOSFETs and a low DCR inductor externally. #### KEY BENEFITS - 48 V power can be provided by a wide-ranging input voltage of 5 V to 60 V. - High-accuracy feedback voltage: 0.8 V ±1.5% (−40°C ≤ Ta ≤ 105°C) - High efficiency at light load (Iouт=1mA) by VFM control (80% @V<sub>IN</sub>=24V, 70% @V<sub>IN</sub>=48V) #### KEY SPECIFICATIONS - Input Voltage Range: 5 V to 60 V - Maximum Rating: 80 V - Output Voltage Range: 1.0 V to 16.0 V - Feedback Voltage: 0.8 V ±1.5% - Consumption Current at No Load: Typ.15µA (at VFM mode) - Oscillator Frequency: 150kHz to 600kHz - Adjustable Soft-start with an external capacitor: 600µs (without external capacitor) - Minimum ON Time: Typ. 130 ns - Minimum OFF Time: Typ.120 ns - Selectable Output Voltage Controls: PWM/VFM Auto-switching mode / Forced PWM / PLL\_PWM mode - Operating Temperature Range: -40°C to 105°C - Spread Spectrum Clock Generator (SSCG)\*Option - Power Good Output - Undervoltage Detection (UVD), Overvoltage Detection (OVD) - Undervoltage Lockout (UVLO) - Thermal Shutdown: Tj = 160°C (Typ.) - Overcurrent Protection: Hiccup-type, Latch-type - Short-circuit Protection: LX to V<sub>IN</sub> or GND #### TYPICAL CHARACTERISTICS #### **PACKAGE** HSOP-18 (5.2 mm x 6.2 mm x 1.45 mm) #### **APPLICATIONS** - Power source for systems that require step-down from high voltages such as 24V or 48V. - PLC PoE Drive Equipment FA Equipment 5G Base Station Industrial Equipment etc. # **SELECTION GUIDE** | Product Name | Package | Quantity per Reel | Pb Free | Halogen Free | |------------------|---------|-------------------|---------|--------------| | R1260Sxxyz-E2-FE | HSOP-18 | 1,000 | Yes | Yes | xx : Select the set output voltage range. | xx Set Output Voltage Rang | | | | |----------------------------|---------------------------------|--|--| | 01 | 1 V ≤ V <sub>OUT</sub> ≤ 3.15 V | | | | 02 | 3.15V < V <sub>OUT</sub> ≤ 8 V | | | | 03 | 8 V < V <sub>OUT</sub> ≤ 16 V | | | y : Select the current limit threshold voltage. | у | Current limit threshold voltage (Typ.) | Reverse current limit threshold voltage (Typ.) | |---|----------------------------------------|------------------------------------------------| | 1 | 50mV | −25mV | | 2 | 70mV | −35mV | | 3 | 100mV | -50mV | $\boldsymbol{z}:$ Select the combination of overcurrent protection and SSCG. | Z | Overcurrent Protection | SSCG | |---|------------------------|---------| | Α | Hiccup mode | Disable | | В | Hiccup mode | Enable | | С | Latch mode | Disable | | D | Latch mode | Enable | # **BLOCK DIAGRAM** R1260S Block Diagram # **PIN DESCRIPTIONS** **R1260S Pin Configuration** \*1 The tab on the bottom of the package must be electrically connected to GND (substrate level) when mounted on the board. #### **Pin Description** | Pin No. | I/O | Pin Name | Description | | |---------|-----|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 1 | I | VIN | Power Supply Input Pin. Apply input voltage between VIN pin and GND. Connect the input capacitor between the VIN pin and GND. | | | 2 | - | CSS/TRK | Soft-start and Tracking Control input pin. A capacitor to ground from this pin sets the ramp time to full output voltage. Without the capacitor, soft start time is Typ. 600us. Controlling this pin externally from 0V to 0.8V with a certain slope, the output voltage tracks the slope. | | | 3 | I | VOUT | Power Supply for Internal Circuit/Output Voltage Sense pin. Connect this pin to Output Voltage node. Connect a capacitor between this pin and GND. | | | 4 | I | SENSE | Sense pin for inductor current. By connecting a sense resistor between the VOUT pin and SENSE pin, the current value of the current limit and reverse current limit can be set. | | | 5 | 1 | CE | Chip enable pin. Forcing this pin above 1.3V enables the operation of the R1260. Forcing this pin below 1.1V stops switching operation of the R1260. Forcung this pin below 0.39V, all functions are disabled. | | | 6 | ı | AGND | Analog ground of the internal circuit. Connect this pin to the GND of PCB. | | | 7 | I | RT | Timing Resistor pin to Program the Oscillator Frequency. Connecting a resistor to ground from this pin sets the switching frequency. Switching frequency range is from 150kHz to 600kHz.<br>$R_{RT}$ [k $\Omega$ ] = 34064 x f <sub>OSC</sub> [kHz] ^ (-1.025) | | | 8 | 0 | COMP | Error amplifier phase compensation pin. Connect a resistor and a capacitor for phase compensation. | | | 9 | I | FB | Feedback input pin to the error amplifier. Receives the feedback voltage from a restive divider connected across the output. | | | 10 | 0 | PGOOD | Power-good output pin. NMOS open-drain logic output that is pulled to ground when the output voltage is not within the normal state. Refer to the "Power Good Function Pull-up voltage rating is 6V. | | | 11 | I | MODE | Mode Select and External Clock Synchronization Input pin. To select forced PWM mode, connect this pin to above designated "High". Connecting this pin to a voltage between 0V and designated "Low" selects PWM/VFM auto-switching mode. | | | 12 | _ | PGND | Power ground. Connect this pin close to GND of PCB. | | | 13 | 0 | LGATE | Gate Drive pin for Bottom(low-side) Synchronous N-Channel MOSFET. | | # R1260S No.EA-511-210712 | 14 | I | LX | Switch Node Connection to Inductor. This pin connects to the switch node between source of the high-side MOSFET and the drain of the low-side MOSFET, and the inductor. | | | |----|---|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 15 | 0 | HGATE | Gate Drive pin for Top(high-side) N-Channel MOSFET. | | | | 16 | 0 | BST | Bootstrapped pin. A capacitor (C <sub>BST</sub> ) between the LX pin and the BST pin, and Schottky diode are tied between the VCC pin and the BST pin. Voltage between BST pin and Lx pin is controlled to Typ.5V. | | | | 17 | _ | NC | No connection. It is recommended to be left open to reduce the risk of adjacent pins' short. | | | | 18 | 0 | VCC | Output pin of Internal 5V linear Regulator The control circuits of drive external NMOSFETs are powered from this voltage source. Must be decoupled to power ground with an output capacitor (C <sub>VCC</sub> ). | | | ## **Internal Equivalent Circuit for Each Pin** < VIN Pin > < CE Pin > < CSS/TRK Pin > < VOUT Pin > < SENSE Pin > < RT Pin > < MODE Pin > < PGOOD Pin > < LGATE Pin > # < LX、BST Pin > # < HGATE Pin > < AGND-PGND Pins > # **ABSOLUTE MAXIMUM RATINGS** | Symbol | Item | Ratings | Unit | |-----------------------|------------------------------------|-----------------------------------|-------| | VIN | Input voltage | -0.3 to 80 | V | | Vce | CE pin voltage | -0.3 to V <sub>IN</sub> +0.3 ≤ 80 | V | | Vcss/trk | CSS/TRK pin voltage | -0.3 to 3 | V | | Vout | VOUTpin voltage | -0.3 to 20 | V | | Vsense | SENSE pin voltage | -0.3 to 20 | V | | $V_{RT}$ | RT pin voltage | -0.3 to 3 | V | | V <sub>COMP</sub> | COMP pin voltage | $-0.3$ to $V_{CC} + 0.3 \le 6$ | V | | $V_{FB}$ | FB pin voltage | -0.3 to 2.85 | V | | V <sub>SENSEOUT</sub> | Voltage between VOUT and SENSEpins | -0.3 to 0.3 | V | | \ / | VCC pin votlage | -0.3 to 6 | V | | Vcc | Output current for VCC pin | Internally limited | mA | | V <sub>BST</sub> | BST pin voltage | LX-0.3 to LX+6 | V | | V <sub>HGATE</sub> | HGATE pin voltage | LX-0.3 to BST | V | | V <sub>LX</sub> | LX pin voltage | $-0.3$ to $V_{IN} + 0.3 \le 80$ | V | | V <sub>LGATE</sub> | LGATE pin voltage | $-0.3$ to $V_{CC} + 0.3 \le 6$ | V | | V <sub>MODE</sub> | MODE pin voltage | -0.3 to 6 | V | | V <sub>PGOOD</sub> | PGOOD pin voltage | -0.3 to 6 | V | | D | Dower Discipation | Refer to Append | lix | | P <sub>D</sub> | Power Dissipation | "POWER DISSIPAT | ΓΙΟΝ" | | Tj | Junction Temperature | -40 to 125 | °C | | Tstg | Storage Temperature Range | -55 to 125 | °C | ## **ABSOLUTE MAXIMUM RATINGS** Electronic and mechanical stress momentarily exceeded absolute maximum ratings may cause permanent damage and may degrade the lifetime and safety for both device and system using the device in the field. The functional operation at or over these absolute maximum ratings are not assured. # **ELECTROSTATIC DISCHARGE(ESD) RATINGS** | Symbol | Conditions | Ratings | Unit | |------------------|---------------------|---------|------| | $V_{HBM}$ | HBM C=100pF、R=1.5kΩ | ±2000 | V | | V <sub>CDM</sub> | CDM | ±1000 | v | #### **Electrostatic Discharge Ratings** The electrostatic discharge test is done based on JESD47. In the HBM method, ESD is applied using the power supply pin and GND pin as reference pins. #### RECOMMENDED OPERATING CONDITIONS | Symbol | Item | Ratings | Unit | |-----------------|-----------------------------|------------|------| | V <sub>IN</sub> | Input Voltage | 5.0 to 60 | V | | Ta | Operating Temperature Range | -40 to 105 | °C | #### **RECOMMENDED OPERATING CONDITIONS** All of electronic equipment should be designed that the mounted semiconductor devices operate within the recommended operating conditions. The semiconductor devices cannot operate normally over the recommended operating conditions, even if they are used over such ratings by momentary electronic noise or surge. And the semiconductor devices may receive serious damage when they continue to operate over the recommended operating conditions. # **ELECTRICAL CHARACTERISTICS** $V_{IN}$ = 48 V, $V_{CE}$ = 5 V, unless otherwise specified. The specifications surrounded by are guaranteed by design engineering at $-40^{\circ}$ C $\leq$ Ta $\leq$ 105 $^{\circ}$ C. | R1260Sxx | yz Electrical Chara | acteristics | <del>,</del> | | | (Ta = | 25°C) | |----------------------|-----------------------------------------|--------------------------|---------------------------------------------------------------------------------------------------------------------|-----------------|-----------------------|-----------------------|-------| | Symbol | Iten | า | Conditions | Min. | Тур. | Max. | Unit | | Vout | Output Voltage | | | 1 | | 16 | V | | Vcc | VCC Pin Voltage ( | (VCC – AGND) | V <sub>FB</sub> = 0.84 V | 4.85 | 5.1 | 5.3 | V | | ISTANDBY | Standby Current | | V <sub>IN</sub> = 60 V, V <sub>CE</sub> = 0 V | | 3 | 8.5 | μA | | | VIN Consumption<br>Current 1 | R1260S01yz | $V_{FB} = 0.84 \text{ V}, V_{MODE} = 5 \text{ V}, V_{OUT} = V_{SENSE} = V_{LX} = 5 \text{ V}$ | | 1.37 | 1.77 | | | IVIN1 | at Switching Stop<br>in PWM Mode | R1260S02yz<br>R1260S03yz | V <sub>FB</sub> = 0.84 V, V <sub>MODE</sub> = 5 V,<br>V <sub>OUT</sub> = V <sub>SENSE</sub> = V <sub>LX</sub> = 5 V | | 1.00 | 1.50 | mA | | | VIN Consumption<br>Current 2 | R1260S01yz | $V_{FB} = 0.84 \text{ V}, V_{MODE} = 0 \text{ V}$<br>$V_{OUT} = V_{SENSE} = V_{LX} = 5 \text{ V}$ | | 48 | 85 | | | IVIN2 | at Switching Stop in VFM mode | R1260S02yz<br>R1260S03yz | V <sub>FB</sub> = 0.84 V, V <sub>MODE</sub> = 0 V<br>V <sub>OUT</sub> = V <sub>SENSE</sub> = V <sub>LX</sub> = 5 V | | 15 | 45 | μA | | $V_{\text{UVLO2}}$ | | | Vcc Rising | 4.20 | 4.50 | 4.80 | V | | V <sub>UVLO1</sub> | UVLO Threshold \ | /oltage | Vcc Falling | 3.68 | 3.80 | 3.97 | V | | | | | Ta = 25°C | 0.792 | 0.0 | 0.808 | | | $V_{FB}$ | FB Voltage Accura | асу | -40°C ≤ Ta ≤ 105°C | 0.788 | 8.0 | 0.812 | V | | f <sub>OSC0</sub> | Oscillation Freque | ncy 0 | RT = 200 kΩ | 135 | 150 | 165 | kHz | | fosc1 | Oscillation Freque | ncy 1 | RT = 47 kΩ | 540 | 600 | 660 | kHz | | toff | Minimum OFF Tim | ne | V <sub>IN</sub> = 5 V, V <sub>OUT</sub> = 5 V | | 120 | 190 | ns | | t <sub>ON</sub> | Minimum ON Time | <del></del> | | | 130 | 170 | ns | | f <sub>SYNC</sub> | Synchronizing Fre | quency | f <sub>OSC</sub> as reference | fosc x0.5 | | f <sub>OSC</sub> x1.5 | kHz | | t <sub>SS1</sub> | Soft-start Time 1 | | V <sub>CSS/TRK</sub> = OPEN | 0.25 | 0.6 | 1.35 | ms | | t <sub>SS2</sub> | Soft-start Time 2 | | C <sub>SS</sub> = 4.7 nF | 1.6 | 2.1 | 2.8 | ms | | I <sub>TSS</sub> | Charge Current fo | r Soft-start Pin | V <sub>CSS/TRK</sub> = 0 V | 1.8 | 2 | 2.2 | μA | | Vssend | CSS/TRK pin Volta | age at End of | | V <sub>FB</sub> | V <sub>FB</sub> +0.03 | V <sub>FB</sub> +0.06 | V | | R <sub>DIS_CSS</sub> | Discharge Resista CSS/TRK Pin | ince for | V <sub>IN</sub> = 4.5 V, V <sub>CE</sub> = 0 V,<br>V <sub>CSS/TRK</sub> = 3 V | 1.0 | 3.0 | 6.5 | kΩ | | RUPHGATE | On-resistance of F<br>Transistor (HGATI | • | (BST – LX) = 5 V,<br>I <sub>HGATE</sub> = -100 mA | | 2.5 | 5.7 | Ω | | RDOWNHGATE | On-resistance of F<br>Transistor (HGATI | | (BST – LX) = 5 V,<br>I <sub>HGATE</sub> = 100 mA | | 1.5 | 5.0 | Ω | | Ruplgate | On-resistance of F<br>Transistor (LGATE | • | (VCC – PGND) = 5V,<br>I <sub>LGATE</sub> = -100mA | | 4.0 | 7.2 | Ω | | RDOWNLGATE | On-resistance of F<br>Transistor (LGATE | | (VCC – PGND) = 5 V,<br>I <sub>LGATE</sub> = 100 mA | | 1.5 | 4.7 | Ω | All test items listed under Electrical Characteristics are done under the pulse load condition (Tj ≈ Ta = 25°C). $V_{\text{IN}}$ = 48 V, $V_{\text{CE}}$ = 5 V, unless otherwise specified. The specifications surrounded by are guaranteed by design engineering at $-40^{\circ}\text{C} \le \text{Ta} \le 105^{\circ}\text{C}$ . ## **R1260Sxxyz Electrical Characteristics** (Ta = 25°C) | | Z Electrical Orlaracte | | T | I | | (1a - | 23 0) | |-----------------------|------------------------------------------|--------------------------|-------------------------------------------------------------------------------|---------------------------|----------------------------|---------------------------|-------| | Symbol | Item | 1 | Conditions | Min. | Тур. | Max. | Unit | | | Current Limit | R1260Sxx1z | | 40 | 50 | 64 | mV | | $V_{ILIMIT}$ | Threshold Voltage | R1260Sxx2z | | 56 | 70 | 84 | mV | | | (SENSE – VOUT) | R1260Sxx3z | | 88 | 100 | 116 | mV | | | Reverse Current | R1260Sxx1z | MODE = "High" or<br>"CLK Input" | -39 | -25 | -14 | mV | | $V_{IREVLIMIT}$ | Sense Threshold<br>(SENSE – VOUT) | R1260Sxx2z | MODE = "High" or<br>"CLK Input" | -49 | -35 | -22 | mV | | | (GENGE - VOOT) | R1260Sxx3z | MODE = "High" or<br>"CLK Input" | -64 | -50 | -39 | mV | | $V_{LXSHORTL}$ | LX Short to GND De Threshold Voltage ( | | | 0.80 | 1.0 | 1.2 | V | | V <sub>LXSHORTH</sub> | LX Short to VCC De<br>Voltage (LX – PGNI | | | 0.32 | 0.40 | 0.44 | V | | $V_{CEH}$ | CE Pin Input Voltage | e, high | | 1.3 | | | V | | V <sub>CEL</sub> | CE Pin Input Voltage | e, low | | | | 1.1 | V | | I <sub>CEH</sub> | CE Pin Input Curren | t, high | V <sub>CE</sub> = 60 V | -0.10 | | 2.45 | μΑ | | ICEL | CE Pin Input Curren | t, low | V <sub>CE</sub> = 0 V | -1.00 | 0 | 1.00 | μΑ | | I <sub>FBH</sub> | FB Pin Input Curren | t, high | V <sub>FB</sub> = 2.85 V | -0.10 | | 0.10 | μΑ | | I <sub>FBL</sub> | FB Pin Input Current, low | | V <sub>FB</sub> = 0 V | -0.10 | | 0.10 | μA | | V <sub>MODEH</sub> | MODE Pin Input Vol | tage, high | | 1.33 | | | V | | V <sub>MODEL</sub> | MODE Pin Input Vol | tage, low | | | | 0.74 | V | | I <sub>MODEH</sub> | MODE Pin Input<br>Voltage, high | R1260S01yz<br>R1260S02yz | V <sub>MODE</sub> = 5 V | 7.0 | 10.7 | 18.6 | μA | | | Voltage, mgm | R1260S03yz | | 3.0 | 5.3 | 9.6 | | | I <sub>MODEL</sub> | MODE Pin Input Vol | tage, low | V <sub>MODE</sub> = 0 V | -1.00 | 0 | 1.00 | μΑ | | V <sub>PGOODOFF</sub> | PGOOD Pin Output | Voltage, low | V <sub>IN</sub> = 5.0 V,<br>I <sub>PGOOD</sub> = 1 mA | | 0.26 | 0.64 | V | | I <sub>PGOODOFF</sub> | PGOOD Pin Leakag | e Current | V <sub>IN</sub> = 60 V,<br>V <sub>CE</sub> = 0 V,<br>V <sub>PGOOD</sub> = 6 V | -0.10 | 0 | 0.10 | μA | | V <sub>FBOVD1</sub> | FB Pin OVD Thresh | old Voltage | V <sub>FB</sub> Rising | V <sub>FB</sub><br>x1.070 | V <sub>FB</sub> x1.100 | V <sub>FB</sub><br>x1.135 | V | | V <sub>FBOVD2</sub> | 151 111 6 75 1111 6611 | old Voltago | V <sub>FB</sub> Falling | V <sub>FB</sub><br>x1.044 | V <sub>FB</sub> x 1.070 | V <sub>FB</sub><br>x1.110 | V | | V <sub>FBUVD1</sub> | FB Pin UVD Thresh | old Voltage | V <sub>FB</sub> Falling | V <sub>FB</sub><br>x0.865 | V <sub>FB</sub><br>x 0.900 | V <sub>FB</sub><br>x0.936 | V | | V <sub>FBUVD2</sub> | | | V <sub>FB</sub> Rising | V <sub>FB</sub><br>x0.890 | V <sub>FB</sub><br>x 0.930 | V <sub>FB</sub><br>x0.970 | V | | gm (EA) | Trans Conductance A | mplifier | V <sub>COMP</sub> = 1.5 V | 0.55 | 1.00 | 1.45 | mS | All test items listed under Electrical Characteristics are done under the pulse load condition (Tj $\approx$ Ta = 25 $^{\circ}$ C). # **TYPICAL APPLICATION CIRCUIT** R1260S Typical Application Circuit at 250 kHz / 3.3V R1260S Typical Application Circuit at 250kHz / 5.0V #### **OPERATION** #### **Operation of Step-down Converter** A basic step-down DC/DC converter circuit is illustrated in the following figures. This DC/DC converter charges energy in the inductor when the high-side MOSFET turns on, and discharges the energy from the inductor when the high-side MOSFET turns off and controls with less energy loss, so that a lower output voltage than the input voltage is obtained. **Basic Circuit** **Current Through Inductor** - Step1. The high-side MOSFET turns on and current IL (= i1) flows, and energy is charged into $C_{\text{out}}$ . At this moment, $I_{\text{L}}$ increases from $I_{\text{LMIN}}$ (= 0) to reach $I_{\text{LMAX}}$ in proportion to the on-time period (ton) of the high-side MOSFET turns on and current $I_{\text{L}}$ (= i1) flows, and energy is charged into $C_{\text{out}}$ . At this moment, $I_{\text{L}}$ increases from $I_{\text{LMIN}}$ (= 0) to reach $I_{\text{LMAX}}$ in proportion to the on-time period (ton) of the high-side MOSFET. - Step2. When the high-side MOSFET turns off, the low-side MOSFET turns on in order to maintain $I_L$ at $I_{LMAX}$ , and current $I_L$ (= i2) flows. - Step3. When MODE = "Low" (VFM/PWM Auto-switching mode), If the output current is small, $I_L$ (= i2) decreases gradually and reaches $I_L = I_{LMIN} = 0$ after a time period of $t_{OPEN}$ , and the low-side MOSFET turns off. This case is called as discontinuous mode. The VFM mode is switched if go to the discontinuous mode. If the output current is increased, a time period of $t_{OFF}$ runs out prior to reach of $I_L = I_{LMIN} = 0$ . The result is that the high-side MOSFET turns on and the low-side MOSFET turns off in the next cycle. This case is called continuous mode. Upon entering this continuous mode, R1260S will transition to the PWM mode. When MODE = "High" (Forced PWM mode), MODE = External Clock (PLL\_PWM mode), Since the continuous mode works at all time, the low-side MOSFET turns on until going to the next cycle. That is, the low-side MOSFET must keep "On" to meet $I_L = I_{LMIN} < 0$ , when reaches $I_L = I_{LMIN} = 0$ after a time period of $I_{OPEN}$ . In the PWM mode, the output voltage is maintained constant by controlling ton with the constant switching frequency (fosc). In VFM mode, ton is constant and the output voltage is kept constant by controlling fosc. #### **Chip Enable Function** Standby state by entering the "Low" to the CE pin, can be set to the active state by entering the "High". When the CE pin voltage drops below the CE "Low" input voltage (V<sub>CEL</sub>) of 1.1V, the switching is turned off state. When the CE pin voltage rises above the CE "High" input voltage (V<sub>CEH</sub>) of 1.3 V, the R1260S boots and begins a soft start. In order for the current flowing through the VIN pin to be the standby current (I<sub>STANDBY</sub>), the CE pin voltage must be 0.39V or less. If the chip enable function is not required, connect the CE pin to the VIN pin, etc. so that "High" is input at startup. However, please note that if the VIN pin and CE pin are turned on at the same time at Ta> 105°C, the thermal shutdown detection state may occur. #### **MODE Switching Function** The R1260S operating mode is switched among the forced PWM mode, PWM/VFM auto-switching mode and PLL\_PWM mode, by a voltage or a pulse applied to MODE pin. The forced PWM mode is selected when the voltage of the MODE pin is more than 1.33 V, and the PWM works regardless of a load current. The PWM/VFM auto-switching mode is selected when it is less than 0.74 V, and control is switched between a PWM mode and a VFM mode depending on the load current. See *Forced PWM mode and VFM mode* for details. And see *Frequency Synchronization Function* for the operation on connecting an external clock. #### Forced PWM Mode and VFM Mode The output voltage control methods are selectable between the PWM / VFM Auto-switching mode and the forced PWM mode by using the MODE pin. #### **Forced PWM Mode** Forced PWM mode is selected when setting the MODE pin to "High". This mode can reduce the output noise, since the frequency is fixed during light load conditions. Thus, $I_{LMIN}$ becomes less than "0" when $I_{OUT}$ is less than $\Delta I_L/2$ . That is, the electric charge, which is charged to $C_{OUT}$ , is discharged via MOSFET for the durations – when $I_L$ reaches "0" from $I_{LMIN}$ during the $t_{ON}$ periods and when $I_L$ reaches $I_{LMIN}$ from "0" during $t_{OFF}$ periods. But, pulses are skipped to prevent the overvoltage when high-side MOSFET is set to ON under the condition that the output voltage being more than the set output voltage. #### **VFM Mode** PWM / VFM Auto-switching mode is selected when setting the MODE pin to "Low". This mode can automatically switch from PWM to VFM to achieve a high-efficiency during light load conditions. By the VFM mode architecture, the high-side MOSFET is turned on for ton x 1.54 (Typ.) at the PWM mode under the same condition as the VFM mode when the VFB pin voltage drops below the internal reference voltage (Typ. 0.8 V). After the On-time, the high-side MOSFET is turned off and the low-side MOSFET is turned on. When the inductor current of 0 A is detected, the low-side MOSFET is turned off and the switching operation is stopped (Both of hi- and low-side MOSFETs are OFF). The switching operation restarts when the VFB pin voltage becomes less than 0.8 V. The On-time at the PWM mode is determined by a resistance, input and output voltages, which are connected to the RT pin. Refer to "Calculation of VFM Ripple" for detailed description on the On-time at the VFM mode. #### **Calculation of VFM Ripple** Calculation example of output ripple voltage (V<sub>OUT\_VFM</sub>) is described. V<sub>OUT\_VFM</sub> can be calculated by Equation 1. And, the maximum value of inductor current (I<sub>L\_VFM</sub>) can be calculated by Equation 2. $$I_{L\_VFM} = ((V_{IN} - V_{OUT}) / L) \times C_{OEF\_TON\_VFM} \times V_{OUT} / V_{IN} / f_{OSC} - Equation 2$$ $V_{\text{OUT\_VFM}} \colon \text{Output ripple}$ R<sub>COUT\_ESR</sub>: ESR of output capacitor I<sub>L\_VFM</sub>: Maximum current of inductor Coef\_ton\_vfm : Scaling factor of On-time - Typ.1.54X (Design value) $(V_{IN}-V_{OUT})$ / L : Slope of inductor current $C_{OEF\_TON\_VFM} \times V_{OUT}$ / $V_{IN}$ / fosc : On-time **Inductor Current Waveform at VFM Mode** Output voltage can be calculated by the following simple equation. $$V_{OUT} = I \times T/C$$ I: Current, C: Capacitance, T: Time Since I is represented by $1/2 \times I_{L\_VFM}$ as the average current, the time of current passing at the VFM mode can be expressed by the following equation. $$T = C_{OEF\_TON\_VFM} / f_{OSC}$$ And, the output ripple voltage ( $V_{OUT\_VFM}$ ) is superimposed a voltage for ESR × I, and Equation 1 is determined. But, ESR is so small that it may be ignored if ceramic capacitors are connected in parallel. The amount of charge to the output capacitor can be calculated by Equation 3. Then, T1 and T2 can be calculated by the following equations, and the time of current passing can be determined. T1 = $$C_{OEF\_TON\_VFM}$$ / $f_{OSC} \times V_{OUT}$ / $V_{IN} \cdot \cdot \cdot \cdot \cdot$ (On-time at VFM) $$T2 = (V_{IN}/V_{OUT}-1) \times T1 (0 = I_{L VFM} - V_{OUT}/L \times T2)$$ $$T = T1 + T2$$ - $= V_{IN} / V_{OUT} \times T1$ - = Coef\_ton\_vfm / fosc And then, the amount of charge can be determined as Equation 4. With using above equations, the output ripple voltage ( $V_{OUT\_VFM}$ ) can be calculated by Equation 5. #### **UVLO (Undervoltage Lockout) Function** The UVLO function is a function that prevents malfunction by turning off switching when the VCC pin voltage becomes lower than the UVLO detection voltage (V<sub>UVLOF</sub>) due to a drop in the input voltage. Since switching stops, the output voltage drops depending on the load and C<sub>OUT</sub>. When the VCC pin voltage rises above the UVLO release voltage (V<sub>UVLOR</sub>), the R1260S restarts and begins a soft start. #### **OVLO (Overvoltage Lockout) Function** The OVLO function is a function to prevent malfunction by turning off switching when the input voltage exceeds the OVLO detection voltage ( $V_{OVLOR}$ ), 85V (Typ.), and to prevent overvoltage destruction of the high-side MOS FET and low-side MOS FET. Since switching stops, the output voltage drops depending on the load and $C_{OUT}$ . If the input voltage drops below the OVLO release voltage ( $V_{OVLOF}$ ), 82.8V (Typ.), the R1260S will restart and start a soft start. This function does not guarantee operation above the absolute maximum rating. #### **Frequency Synchronization Function** The R1260S can synchronize to the external clock being inputted via the MODE pin, with using a PLL (Phase-locked loop). The forced PWM mode is selected during synchronization. The external clock with a pulse-width of 100 ns or more is required. The allowable range of oscillation frequency is 0.5 to 1.5 times of the set frequency<sup>(1)</sup>, and the operating guaranteed frequency is in the 150 kHz to 600 kHz range. The R1260S can synchronize to the external clock even if the soft-start works. That is, the R1260S executes the soft-start and the synchronization functions at a time if having started up while inputting an external clock to the MODE pin. When the maxduty or the duty\_over state is caused by reduction in differential between input and output voltages, the device runs at asynchronous to the MODE pin, and it operates in the frequency reduced until one-fourth of the external clock frequency. Likewise, the CLKOUT pin becomes asynchronous to the MODE pin. If making synchronization to the MODE pin, take notice in use under a reduced input voltage. #### **PGOOD (Power Good) Output Function** The power good function with using a NMOS open drain output pin can detect the following states of the R1260S. The NMOS turns on and the PGOOD pin becomes "Low" when detecting them. After the R1260S returns to their original state, the NMOS turns off and the PGOOD pin outputs "High" (PGOOD Input Voltage: Vup). - CE = "Low" (Shut down) - UVLO (Shut down) - Thermal Shutdown - Soft-start time - at UVD Threshold Voltage Detection - at OVD Threshold Voltage Detection - at hiccup-type Protection (when hiccup mode is selected) - at latch-type Protection (when latch mode is selected) The PGOOD pin is designed to become 0.64 V or less in "Low" level when the current floating to the PGOOD pin is 1 mA. The use of the PGOOD input voltage ( $V_{UP}$ ) of 5.5 V or less and the pull-up resistor (RPG) of 10 k $\Omega$ to 100 k $\Omega$ are recommended. If not using the PGOOD pin, connect it to "Open" or "GND". **Power Good Circuit Diagram** Power Good Circuit Rise / Fall Sequence <sup>(1)</sup> See Oscillation Frequency Setting for details of the set frequency. #### **Under Voltage Detection (UVD)** The UVD function indirectly monitors the output voltage with using the FB pin. The PGOOD pin outputs "Low" when the UVD detector threshold is 90% (Typ.) of $V_{FB}$ and $V_{FB}$ is less than the UVD detector threshold for more than 30 $\mu$ s (Typ.). When $V_{FB}$ is over 93% (Typ.) of 0.8V, the PGOOD pin outputs "High" after delay time (Typ.120 $\mu$ s.). And, the hiccup- / latch-type overcurrent protection works when detecting a current limit, an LX power supply protection, or an over voltage protection during the UVD detection. #### **Over Voltage Detection (OVD)** The OVD function indirectly monitors the output voltage with using the FB pin. Switching stops even if the internal circuit is active state, when detecting the over voltage of $V_{FB}$ . The PGOOD pin outputs "Low" when the OVD detector threshold is 110% (Typ.) of $V_{FB}$ and $V_{FB}$ is over the OVD detector threshold for more than 30 $\mu$ s (Typ.). When $V_{FB}$ is under 107% (Typ.) of $V_{FB}$ , which is the OVD released voltage, the PGOOD pin outputs "High" after delay time (Typ.120 $\mu$ s.). Then, switching is controlled by normal operation. The over voltage protection works when an error is caused by a feedback resistor in peripheral circuits for the FB pin. Over Voltage Detection / Under Voltage Detection Sequence ## LX Power Supply (VIN Short) / GND (GND Short) Protection In addition to normal current limit, the R1260S provides the LX power supply / GND short protection to monitor the voltage between the MOSFET's drain and source. Since the current limit function is controlled with an external inductor's DCR or a sense resistance, the current limit function cannot work when a through-current is flowed through the MOSFET and when an overcurrent is generated by shorting the LX pin to VIN/GND. The detecting current is determined by the detect threshold voltage when LX short to VIN/GND (MOSFET\_On-resistance x Current). The detect threshold voltage at LX short to GND is 1V(Typ.) and the detect threshold voltage at LX short to VIN is Typ.0.4 V(Typ.). #### **Hiccup-type / Latch-type Overcurrent Protection** The hiccup-type / latch-type overcurrent protection can work under the operating conditions that is the UVD can function during the current limit or OVP and the LX GND short protection. The latch-type protection can release the circuit by setting the CE pin to "Low" or by reducing $V_{\text{IN}}$ to be less than the UVLO detector threshold, when the output is latched off. The hiccup type protection stops switching releases the circuit after the protection delay time 7ms (Typ.). The Hiccup type automatically recovers after the overcurrent protection is activated. And, damage due to the overheating might not be caused because the term to release is long. When the output is shorted to GND, switching of "ON" / "OFF" is repeated until the shorting is released. **Hiccup-Type Overcurrent Protection Timing Chart** #### **Current Limit Function** The current limit function can be to limit the current by the peak current method to turn the high-side MOSFET off when the potential differences between voltage of SENSE pin and VOUT pin is over the current limit threshold voltage. The threshold voltage is selectable among 50 mV / 70 mV / 100 mV. And, the two following detection methods can be selected by external components connected. #### A. Detecting Method with Rsense The current limit value is detected with the voltage across the inductor that a sense resistance is connected in series. By connecting a resistance with low level of variation, the current limit with high accuracy can achieve. As a result, be caution that the power loss is caused from the current and R<sub>SENSE</sub>. The peak current in the current limit inductor can be calculated by the following equation. Peak current in Current limit inductor (A) = Current limit threshold voltage (mV) / R<sub>SENSE</sub> (mΩ) Figure A Detection with Sense Resistance #### B. Detecting Method with DCR of Inductor The current limit value is detected with the DCR of the inductor. The reduction of the loss is minimized since the inductor is in no need of a resistance. But, the SENSE pin requires to connect a resistor and a capacitor to each end of the inductor. Because a constant slope is caused depending on the inductance and the capacitance. Factors causing the poor accuracy of current limit value include the variation in production of the inductor's DCR and the temperature characteristics. Rs and Cs can be calculated by the following equation. Peak current in Current limit inductor (A) = Current limit threshold voltage (mV) / Inductor's DCR (m $\Omega$ ) Cs = L / (DCR x Rs) Figure B Detecting with Inductor's DCR #### **Output Voltage Setting** The output voltage ( $V_{OUT}$ ) can be set by adjustable values of $R_{TOP}$ and $R_{BOT}$ . The value of $V_{OUT}$ can be calculated by Equation 1: $$V_{OUT} = V_{FB} \times (R_{TOP} + R_{BOT}) / R_{BOT}$$ Equation 1 For example, when setting $V_{OUT}$ = 3.3 V and setting $R_{BOT}$ = 22 k $\Omega$ , $R_{TOP}$ can be calculated by substituting them to Equation 1. As a result of the expanding Equation 2, $R_{TOP}$ can be set to 68.8 k $\Omega$ . To make 68.8 k $\Omega$ with E24 resistors, connect 62 k $\Omega$ and 6.8 k $\Omega$ in series. (If the tolerance level of the output voltage is permitted, 68 k $\Omega$ may be used.) #### **Oscillation Frequency Setting** Connecting the oscillation frequency setting resistor ( $R_{RT}$ ) between the RT pin and GND can control the oscillation frequency in the range of 150 kHz to 600 kHz. For example, using the resistor of 100 k $\Omega$ can set the frequency of about 300 kHz. The Electrical Characteristics guarantees the oscillation frequency under the conditions stated below for $f_{OSCO}$ (at $R_{RT}$ = 200 $k\Omega$ ) and $f_{OSC1}$ (at $R_{RT}$ = 47 $k\Omega$ ). $R_{RT} [k\Omega] = 34064 \text{ x fosc [kHz] } ^ (-1.025)$ Oscillation Frequency Setting Resistor (RRT) vs. Oscillation Frequency (fosc) #### **Soft-start Function** The soft-start time is a time between a rising edge ("High" level) of the CE pin and the timing when the output voltage reaches the set output voltage. Connecting a capacitor ( $C_{SS}$ ) to the CSS / TRK pin can adjust the soft-start time ( $t_{SS}$ ) – provided the internal soft-start time of 600 $\mu$ s (Typ.) as a lower limit. The adjustable soft-start time ( $t_{SS2}$ ) is 2.0 ms (Typ.) when connecting an external capacitor of 4.7 nF with the charging current of 2.0 $\mu$ A (Typ.). Soft start time(T<sub>SS</sub>)[ms] = $$C_{SS}$$ [nF] / 2.0 [ $\mu$ A] × 0.8 [V]+ 0.16 [ms] If $C_{SS} = 4.7 \text{ nF}$ $$T_{SS} = 4.7 / 2.0 \times 0.8 + 0.16 = 2.0 \text{ [ms]}$$ If not required to adjust the soft-start time, set the CSS / TRK pin to "Open" to enable the internal soft-start time ( $t_{\rm SS1}$ ) of 600 $\mu s$ (Typ.). If connecting a large capacitor to an output signal, the overcurrent protection or the LX GND short protection might run. To avoid these protections caused by starting abruptly when reducing the amount of power current, soft-start time must be set as long as possible. Each of soft-start time (tss1/tss2) is guaranteed under the conditions described in the chapter of "Electrical Characteristics". Css [nF] = (tss [ms] - $t_{VO_S}$ [ms]) / 0.8[V] × 2.0 [ $\mu$ A] $t_{SS}$ : Soft-start time (ms) $t_{VO_S}$ : Time period from CE = "High" to VOUT's rising (Typ. 0.160 ms) # Soft-start Time Adjustable Capacitor (Css) vs. Soft-start Time (tss) **Soft-start Sequence** #### **Tracking Function** Applying an external tracking voltage to the CSS / TRK pin can control the soft-start sequence – provided that the lowest internal soft-start time is limited to 600 µs (Typ.). Since V<sub>FB</sub> becomes nearly equal to V<sub>CSS/TRK</sub> at tracking, start timing and soft-start can be easily designed. The available voltage at tracking is between 0 V and 0.8 V. If the tracking voltage is over 0.8 V, the internal reference voltage of 0.8 V is enabled. Also, turning off slope can be set by forcing V<sub>CSS/TRK</sub> to from 0.8 V (Typ.) to 0V, since the R1260S supports both of up- and down- tracking. **Tracking Sequence** #### Min. ON-time The min. ON time (Max. 170 ns), which is determined in the R1260S internal circuit, is a minimum time to turn high-side MOSFET on. The R1260S cannot generate a pulse width less than the min. ON time. Therefore, settings of the output set voltage and the oscillator frequency are required so that the minimum step-down ratio [Vout/VIN x (1 / fosc)] does not stay below 170ns. If staying below 170 ns, the pulse skipping will operate to stabilize the output voltage. However, the ripple current and the output voltage ripple will be large. #### Min. OFF-time By the adoption of bootstrap method, the high-side MOSFET, which is used as the R1260S internal circuit for the min. OFF time, is used a NMOS. The voltage sufficient to drive the high-side MOSFET must be charged. Therefore, the min. OFF time is determined from the required time to charge the voltage. By the adoption of the frequency's reduction method by one-quarter of a set value (Min.), if the input-output difference voltage becomes small or load transients are caused, the OFF period can be caused once in four-cycle period of normal cycle. As a result, the min. OFF time becomes 190 ns (Typ.) substantially, and the maximum duty cycle can be improved. #### **Through-current Protection** The HGATE pin voltage (V<sub>HGATE</sub>) and the LGATE pin voltage (V<sub>LGATE</sub>) are monitored to protect a through-current caused by an external MOSFET. In the case of turning-on the low-side MOSFET, after a difference between V<sub>HGATE</sub> - LX pin voltage (V<sub>LX</sub>) becomes 1V or less, increasing V<sub>LGATE</sub> can prevent not to turn on both of the high-side and low-side MOSFETs at a time and thereby prevent the through-current. In the case of turning-on the high-side MOSFET, after a difference between V<sub>LGATE</sub> - GND (PGND pin voltage) becomes 1 V or less, increasing a difference between V<sub>HGATE</sub> - V<sub>LX</sub> can prevent the through-current. #### **Reverse Current Limit Function** The reverse current limit function can be to limit the current by the peak current method to turn the low-side MOSFET off when the potential differences between voltage of VOUT and SENSE is over the reverse current limit threshold voltage. Reverse current limit inductor peak current is calculated by the following equation. Reverse current limit inductor peak current (A) = Reverse current limit threshold voltage (mV) / $R_{SENSE}$ (m $\Omega$ ) This function mainly operates when the output is tied to a voltage higher than the set output voltage in some reasons. #### **SSCG (Spread Spectrum Clock Generator)** In order to reduce the interference of conductive / radioactive noise, we have prepared an option of SSCG (Spread Spectrum Clock Generator) function. SSCG function is valid during PWM operation. SSCG suppresses the peak noise by spreading the switching frequency in a specific range. In this option, the switching frequency (fosc) changes in between -7.2% (Typ.) and the original frequency. The modulation cycle is fosc / 128. See the figure below. SSCG is valid only during PWM operation and disabled during VFM operation. Also note that the SSCG is invalid when an external clock is applied. At soft start, the switching frequency is not modulated and operates at the set frequency or the external clock frequency. Switching frequency modulation diagram by SSCG #### **Bad Frequency (BADFREQ) Protection** If a resistor connected RT pin is open or short, the switching of the R1260S stops. In other words, when a current equivalent to 1000 kHz (Typ.) or more or 100 kHz (Typ.) or less flows to the RT pin, the R1260S stops switching and the internal state becomes before the soft-start condition. The R1260S will restart under the normal control with soft start when recovering from the abnormal condition. While detecting "BADFREQ", CLKOUT pin is fixed "L" internally. **BADFREQ Detection / Release Sequence** #### Thermal shutdown function When the junction temperature exceeds the thermal shutdown detection temperature (Typ.160°C), this IC cuts off the output and suppresses the self-heating. When the junction temperature falls below the thermal shutdown release temperature (Typ.140°C), this IC will restart with the soft start operation. #### **TECHNICAL NOTES** The performance of power source circuits using this IC largely depends on peripheral circuits. When selecting the peripheral components, please consider the conditions of use. Do not allow each component, PCB pattern or the IC to exceed their respected rated values (voltage, current, and power) when designing the peripheral circuits. - It is recommended to mount all the external components on the same layer as the IC on board. External components must be connected as close as possible to the ICs and make wiring as short as possible. Especially, the capacitor connected in between VIN pin and GND pin must be wiring the shortest. If their impedance is high, internal voltage of the IC may shift by the switching current, and the operating may be unstable. Make the power supply and GND lines sufficient. - Since the current loop of a switching regulator changes with each switching, the current changes significantly and high-frequency noise may be generated due to parasitic capacitance and inductance. Design the board layout so that the current loop length is as short as possible. Also, make sure that the current loops do not overlap the line from C<sub>OUT</sub> to the subsequent load side to avoid the bad impact from the output voltage ripple. - AGND and PGND for the controller must be wired to the GND line at the low impedance point of the same layer with C<sub>IN</sub> and C<sub>OUT</sub>. Reduce the impedance between the AGND and PGND of IC - It is recommended that the C<sub>IN</sub>, high-side, and low-side MOSFETs be placed on the same layer as the IC on PCB. If vias are used and placed on a different layer from the IC, the parasitic inductance of vias may affect the ringing of the LX pin voltage and increase noise. - R<sub>TOP</sub>, R<sub>BOT</sub>, and C<sub>SPD</sub> should be set close to the FB pin, but mount them away from the inductor, LX pin, and BST pin to avoid their noise. - Place a capacitor (C<sub>BST</sub>) as close as possible to the LX pin and the BST pin. If controlling slew rate for EMI, a resistor (R<sub>BST</sub>) should be in series between the BST pin and the capacitor (C<sub>BST</sub>), but not be in series to MOSFET for HGATE and LGATE pins. Because connecting the resistor in series to the MOSFET becomes a cause of a through-current. - The tab on the bottom of the HSOP-18 package must be connected to GND when mounted on the board. To improve thermal dissipation on the multilayer board, set via to release the heat to the other layer in the connecting part of the tab on the bottom. Likewise, thermal dissipation for MOSFET is required. - The MODE pin requires the "High" / "Low" voltages with the high stability when the forced PWM mode (MODE = "High") or the VFM mode (MODE = "Low") is enabled. If the voltage with the high stability cannot be applied, connection to the VCC pin as "High" level or the AGND pin as "Low" level is recommended. If connecting to the PGND pin as noisy, a malfunction may occur. Avoid the use of the MODE pin being "Open". - If V<sub>OUT</sub> is a minus potential, the setup cannot occur. - The power for the controller and for the high-side MOSFET must be used on the same power supply, since the internal slope compensation is applied as the power supply voltage of the high-side MOSFET is equal to the controller's. If applying the other power supply voltage, the controller will become unstable owing to the inappropriate slope compensation. - The thermal shutdown function prevents the IC from danger in smoke or burn, but not to ensure the reliability of the IC or to keep it below the absolute maximum rating. In addition, it is not effective against the heat generated by abnormal condition such as latch-up and overvoltage forcing. - Do not design with depending on the thermal shutdown function of this IC as the system protection. The thermal shutdown function is designed for this IC. # **APPLICATION INFORMATION** # **Typical Application Circuit** R1260S Typical Application Circuit at 250 kHz / 3.3V | Symbol | Capacitor | Parts Number | Maker | |------------------|---------------|----------------------|--------| | C <sub>IN</sub> | 10μF*3(para) | CKG57KX7S2A106K335JJ | TDK | | Соит | 100μF*3(para) | CKG57NX7S1C107M | TDK | | C <sub>BST</sub> | 0.22µF | GCM188R71E224KA55D | muRata | | C <sub>VCC</sub> | 2.2µF | GCM21BR71E225KA73L | muRata | | | | | | | Symbol | Inductance | Parts Number | Maker | | L | 10μH | IHLP5050FDER100M5A | VISHAY | | | | | | | Symbol | FET | Parts Number | Maker | | FET | MOSFET N-CH | SQJ402EP | VISHAY | | | | | | | Symbol | Diode | Parts Number | Maker | | Diode | Diode | DFLS1100Q-7 | DIODES | R1260S Typical Application Circuit at 250 kHz / 5.0V | Symbol | Capacitor | Parts Number | Maker | |------------------|----------------------|----------------------|--------| | Cin | 10μF*3(para) | CKG57KX7S2A106K335JJ | TDK | | Соит | 100μF*2+22μF*1(para) | CKG57NX7S1C107M | TDK | | | | CGA6P1X7R1C226M | TDK | | C <sub>BST</sub> | 0.22µF | GCM188R71E224KA55D | muRata | | C <sub>VCC</sub> | 2.2µF | GCM21BR71E225KA73L | muRata | | | | | | | Symbol | Inductance | Parts Number | Maker | | L | 15µH | IHLP5050FDER150M5A | VISHAY | | | | | | | Symbol | FET | Parts Number | Maker | | FET | MOSFET N-CH | SQJ402EP | VISHAY | | | | | | | Symbol | Diode | Parts Number | Maker | | Diode | Diode | DFLS1100Q-7 | DIODES | #### **Selection of External Components** External components and its value required for R1260S are described. Each value is reference value at initial. Since inductor's variations and output capacitor's effective value may lead a drift of phase characteristics, adjustment to a unity-gain and phase characteristics may be required by evaluation on the actual unit. #### Inductor • Choose an inductor that has small DC resistance, has sufficient allowable current and is hard to cause magnetic saturation. The inductance value must be determined with consideration of load current under the actual condition. If the inductance value of an inductor is extremely small, the peak current of LX may increase along with the load current. As a result, the current limit circuit may start to operate when the peak current of LX reaches to "LX limit current". #### Capacitor - Choose a capacitor that has a sufficient margin to the drive voltage ratings with consideration of the DC bias characteristics and the temperature characteristics. - Ceramic capacitors are recommended for C<sub>IN</sub> and C<sub>OUT</sub>. If combined use of a ceramic and an electrolyte capacitors, the stable operation will improve since the margin becomes bigger. Choose the electrolyte capacitor with the lowest possible ESR with consideration of the allowable ripple current rating (I<sub>RMS</sub>). I<sub>RMS</sub> can be calculated by the following equation. IRMS $$\doteq$$ IOUT/ VIN X $\sqrt{\{\text{VOUT X (VIN - VOUT)}\}}$ #### **MOSFET** • Gate - Source Voltage When considering variations in production and margin, a MOSFET with a withstand voltage of 10 V or more is recommended despite the 5 V high and low driver. - Gate Threshold Voltage - Choose a MOSFET with the threshold voltage between 1.0 V (Min.) and 3.4 V (Max.) with consideration of variations in production and margin. - Drain Current - Choose a MOSFET having a sufficient margin with consideration of peak current and limit current. - Input Capacitor (C<sub>ISS</sub>) - As an index of performance, Ciss: 1000pF ~ 2000pF - On-resistance (R<sub>DS</sub> (on)) & All Gate Capacitance (Qg) - Choose a MOSFET with the lowest possible characteristics because having an influence on efficiency. Generally, a high-performance MOSFET is rated that $R_{DS} \times Qq$ (performance figure) is small. - Since test specifications vary with MOSFET makers, it is necessary to confirm the application with the R1260S implemented on a board system. #### Diode - A Schottky barrier diode with a small forward voltage (V<sub>F</sub>) is recommended. If the V<sub>F</sub> is large, the BST pin voltage will drop, and the gate drive voltage of the MOSFET will drop, which may deterioration efficiency. Select a Schottky barrier diode based on V<sub>F</sub> = 0.5V (at I<sub>F</sub> = 100mA) or less. - If the reverse current (I<sub>R</sub>) becomes large at high temperature, it may cause thermal runaway, which may lead to IC destruction. Use a diode with as low an I<sub>R</sub> as possible. - At both ends of the diode is applied a voltage between the BST pin -VCC pin. Considering the ringing of the BST pin voltage and the drop of the VCC voltage, it is recommended to use a diode with "maximum input voltage (V<sub>IN</sub>) + 6V" or higher voltage rating. #### 1. Determination of Requirements Determine the frequency, the output capacitor, and the input voltage required. For reference values, parameters listed in the following table will be used to explain each equation. | Parameter | Value | |-------------------------------------|--------------| | Output Voltage (V <sub>OUT</sub> ) | 3.3 V | | Output Current (IOUT) | 5 A | | Input Voltage (V <sub>IN</sub> ) | 48 V | | Input Voltage Range | 20 V to 60 V | | Frequency (fosc) | 250 kHz | | ESR of Output Capacitor (RCOUT_ESR) | 3 mΩ | #### 2. Selection of Unity-gain Frequency (funity) The unity-gain frequency ( $f_{UNITY}$ ) is determined by the frequency that the loop gain becomes "1" (zero dB). It is recommended to select within the range of one-sixth to one-tenth of the oscillator frequency ( $f_{OSC}$ ). Since the $f_{UNITY}$ determines the transient response, the higher the $f_{UNITY}$ , the faster response is achieved, but the phase margin will be tight. Therefore, it is required that the $f_{UNITY}$ can secure the adequate stability. As for the reference, the $f_{UNITY}$ is set to 12.5 kHz. #### 3. Selection of Inductor After the input and the output voltages are determined, a ripple current ( $\Delta I_L$ ) for the inductor current is determined by an inductance (L) and an oscillator frequency (fosc). The ripple current ( $\Delta I_L$ ) can be calculated by Equation 1. ``` \Delta I_L = (V_{OUT} / L / f_{OSC}) x (1-V_{OUT} / V_{IN\_MAX}) \cdots Equation 1 V_{IN\_MAX}: Maximum input voltage ``` The core loss in the inductor and the ripple current of the output voltage become small when the ripple current ( $\Delta I_L$ ) is small. But, a large inductance is required as shown by Equation 1. The inductance can be calculated by Equation 2 when a reference value of $\Delta I_L$ assumes 30% of $I_{OUT}$ is appropriate value. ``` L = (V_{\text{OUT}} / \Delta I_{\text{L}} / f_{\text{OSC}}) \times (1-V_{\text{OUT}} / V_{\text{IN\_MAX}}) \cdots Equation 2 = (V_{\text{OUT}} / (I_{\text{OUT}} \times 0.3) / f_{\text{OSC}}) \times (1-V_{\text{OUT}} / V_{\text{IN\_MAX}}) ``` The inductance can be calculated by substituting each parameter to Equation 2. ``` L = (3.3 \text{ V} / 5 \text{ A} / 250 \text{ kHz}) \text{ x} (1-3.3 \text{ V} / 60 \text{ V}) = 8.32 \muH ``` When selecting the inductor of $6.8\mu H$ as an approximate value of the above calculated value, $\Delta I_{\perp}$ can be shown as below. ``` \Delta I_L = (3.3 \text{ V} / 6.8 \text{ } \mu\text{H} / 250 \text{ kHz}) \text{ x} (1-3.3 \text{ V} / 60 \text{ V}) = 1.834 A ``` when used in the automatic switching mode (MODE = "Low"), consider the maximum value of the offset voltage of the reverse current detection comparator for detecting a continuous current mode and discontinuous mode. Select L for which the calculation result of Equation 2 satisfies the following Equation 3. R<sub>ONL</sub>: ON resistance of low-side MOSFET Note that if Equation 3 is not met, PWM mode may not switch to VFM mode at light loads. In that case, reduce the inductance value and increase $\Delta IL$ , or reselect the low-side MOSFET with a large $R_{ONL}$ . #### 4. Setting of Output Capacitance The output capacitance ( $C_{OUT}$ ) must be set to meet the following conditions. #### Calculation based on phase margin To secure the adequate stability, it is recommended that the pole frequency (f<sub>P\_OUT</sub>) is set to become equal or below one-fourteenth of the unity-gain frequency. The pole frequency (f<sub>P\_OUT</sub>) can be calculated by Equation 4. Can be expressed by substituting $f_{P_{OUT}} = f_{UNITY} / 14$ to Equation 4. ``` C_{\text{OUT\_EFF}} = 14 / (2 \times \pi \times f_{\text{UNITY}} \times ((R_{\text{OUT\_MIN}} \times 2 \times \pi \times f_{\text{OSC}} \times L) / (R_{\text{OUT\_MIN}} + 2 \times \pi \times f_{\text{OSC}} \times L) + R_{\text{COUT\_ESR}})) .....Equation 5 ``` Then, the output capacitance (effective value) can be calculated by substituting each parameter to Equation 5. ``` C<sub>OUT_EFF</sub> = 14 / (2 × \pi ×12.5kHz×((0.66Ω × 2 × \pi × 250 kHz × 6.8 μH) / (0.66Ω+ 2 × \pi × 250kHz × 6.8μH)+3mΩ)) = 285.4 μF ``` #### ■ Calculation based on ripple at PWM mode With using the calculated value of C<sub>OUT</sub>, the amount of ripple at the PWM mode can be shown as Equation 6 and Equation 7. ``` I_{L\_PWM} = ((V_{IN\_MAX} - V_{OUT}) / L) \times V_{OUT} / V_{IN\_MAX} / f_{OSC} - Equation 6 V_{OUT\_PWM} = R_{COUT\_ESR} \times (I_{L\_PWM}) + (I_{L\_PWM} / 2) / f_{OSC} / C_{OUT\_EFF} - Equation 7 ``` IL\_PWM: maximum inductor current at PWM Vout\_Pwm: Maximum output ripple at PWM PWM ripple, must be set to be equal to or less than the about $10 \sim 15$ mV. If $V_{OUT\_PWM}$ is over the target value, the output capacitance must be calculated by Equation 8. Substituting each parameter into Equation 8, the output capacitance (effective value) is as follows. $$C_{OUT\_EFF} = 1.724 \text{ A} / 2 / 250 \text{ kHz} / (15 \text{ mV} - 3\text{m}\Omega \times 1.724 \text{ A})$$ = 350.8 µF It is recommended that the output capacitance is set to become equal or over the effective value calculated by Equation 5 and 8. When using in the automatic switching mode (MODE = "Low"), also consider and select "Calculation based on ripple at VFM mode" described later. The output capacitance (effective value), which is derated depending on the DC voltage applied, can be calculated by Equation 9. Refer to "Capacitor Manufacture's Datasheet" for details about derating. $$C_{\text{OUT\_EFF}} = C_{\text{OUT\_SET}} \times (V_{\text{CO\_AB}} - V_{\text{OUT}}) / V_{\text{CO\_AB}} - V_{\text{OUT}}$$ Equation 9 $C_{\text{OUT\_SET}}$ : Output capacitor's spec $V_{\text{CO AB}}$ : Capacitor's voltage rating With using Equation 9, the effective value is calculated to become 350.8 $\mu F$ or more. The output voltage ( $C_{OUT}$ ) can be shown as below when $V_{CO\ AB}$ is 16 V. $$C_{OUT\_SET} > C_{OUT\_EFF} / ((V_{CO\_AB} - V_{OUT}) / V_{CO\_AB})$$ $C_{OUT\_SET} > 350.8 \mu F / ((16 - 3.3) / 16)$ $C_{OUT} > 441.9 \mu F$ As the calculated result, $C_{OUT}$ selects a capacitor of 470 $\mu F$ (the effective value is 373.1 $\mu F$ ). PWM ripple at this time is as follows from the formula 7. $$V_{OUT\_PWM} = 3 \text{ m}\Omega \times 1.724 \text{ A} + (1.724 \text{ A} / 2) / 250 \text{ kHz} / 373.1 \text{ }\mu\text{F}$$ = 14.41 mV #### ■ Calculation based on ripple at VFM mode With using the calculated value of C<sub>OUT</sub>, the amount of ripple at the VFM mode can be shown as Equation 10 and Equation 11. It is not necessary to consider this parameter when using forced PWM. IL\_VFM: Maximum current of inductor $C_{\mathsf{OEF\_TON\_VFM}}: On\text{-time scaling (multiples of PWM\_ON time)}$ V<sub>OUT VFM</sub>: Maximum output ripple C<sub>OEF\_TON\_VFM</sub> can be calculated by 1.54 times (Typ.) as the design value. The ripple value can be calculated by substituting each parameter to Equation 10 and Equation 11. $$I_{L\_VFM} = ((60 \text{ V} - 3.3 \text{ V}) / 6.8 \text{ } \mu\text{H}) \times 1.54 \times 3.3 \text{ V} / 60 \text{ V} / 250 \text{ kHz} \\ = 2.824 \text{ A} \\ V_{OUT\_VFM} = 3 \text{ } m\Omega \times 2.824 \text{ A} + 1.54 \times (2.824 \text{ A} / 2) / 250 \text{ kHz} / 373.1 \text{ } \mu\text{F} \\ = 31.78 \text{ } m\text{V}$$ However, if V<sub>OUT\_VFM</sub> is set too small, the inductor current may be superimposed by continuous switching during VFM mode operation. Thus, the VFM ripple voltage may increase, or the inductor current may become unstable, causing the phenomenon of fluctuating between PWM mode and VFM mode. Confirm that the VFM ripple voltage satisfies the following equation 12. Equation 12 is a conditional expression for not switching in succession when switching from the PWM mode to the VFM mode. VFM ripple voltage in the calculation example satisfies Equation 12. If Equation 12 cannot be met, adjust the COUT value. The condition of the capacity value can be calculated as follows. Cout\_EFF < $$[(1.54^2 - 0.5) \times I_{L_PWM}/2 / fosc] / [15.3mV - R_{COUT_ESR} \times (1.54 - 0.5) \times I_{L_PWM}] \cdots$$ Equation 13 = 650.46 [µF] The effective value C<sub>OUT</sub>\_EFF of C<sub>OUT</sub> in the calculation example satisfies the above equation 13. If there is no capacity value condition that satisfies the above, reduce the inductance value in order to increase the inductor current. #### 5. Designation of Phase Compensation Since the current amplifier for the voltage feedback is output via the COMP pin, the phase compensation is achieved with using external components. The phase compensation is able to secure stable operation with using an external ceramic capacitor and the phase compensation circuit. **Connection Example for External Phase Compensation Circuit** #### ■ Calculation of R<sub>C</sub> M: Slope Coefficient The phase compensation resistance (R<sub>C</sub>) to set the calculated unity-gain frequency can be calculated by Equation 14. ``` R_{C} = 2 \times \pi \times f_{UNITY} \times V_{OUT} \times C_{OUT\_EFF} / (g_{m\_ea} \times V_{REF} \times g_{m\_pwr}) \cdots Equation 14 g_{m\_ea} : Error amplifier of g_{m} V_{REF} : Reference voltage (0.8 V) g_{m\_pwr} : power level of g_{m} g_{m\_pwr} \times \Delta V_{S} = \Delta I_{L} g_{m\_ea} / \Delta V_{S} = M \times 10 ^{(-6)} \times f_{OSC} / V_{OUT} g_{m\_ea} \times g_{m\_pwr} = M \times 10 ^{(-6)} \times \Delta I_{L} \times f_{OSC} / V_{OUT} \cdots Equation 15 \Delta V_{S} : Output amplitude of the slope circuit ``` R<sub>c</sub> can be calculated by substituting Equation 15 to Equation 14. M = 0.148 (R1260S01yz), 0.298 (R1260S02yz), 0.576 (R1260S03yz) ``` R<sub>C</sub> = 2 × π × f<sub>UNITY</sub> × V<sub>OUT</sub> × C<sub>OUT_EFF</sub> / (V<sub>REF</sub> × M × 10 ^ (-6) × \DeltaI<sub>L</sub> × f<sub>OSC</sub> / V<sub>OUT</sub>) = 2 × π × 12.5 kHz × 3.3 V × 373.1 μF / (0.8 × 0.298 × 10 ^ (-6) × 1.724A × 250 kHz / 3.3 V) =3.105 kΩ \rightleftharpoons 3.3 kΩ \implies For R1260S02yz ``` #### Calculation of C<sub>C</sub> $C_C$ must be calculated by Equation 4 so that the zero frequency of the error amplifier meets the highest pole frequency ( $f_{P\_OUT}$ ). Then, $f_{P\_OUT}$ = 0.683 kHz is determined by calculation of Equation 16. $$C_C$$ = 1 / (2 × $\pi$ × R<sub>C</sub> × f<sub>P\_OUT</sub>) ...... Equation 16 = 1/ (2 × 3.14 × 3.3 k $\Omega$ × 0.683 kHz) = 70.65 nF $\rightleftharpoons$ 68 nF #### ■ Calculation of C<sub>C2</sub> $C_{C2}$ can be calculated by two different calculation methods to vary from the zero frequency ( $f_{Z\_ESR}$ ) depending on the ESR of a capacitor. $f_{Z\_ESR}$ can be calculated by Equation 17. $$f_{Z\_ESR} = 1 / (2 \times \pi \times R_{COUT\_ESR} \times C_{OUT\_EFF})$$ ..... Equation 17 = 142.2 kHz [When the zero frequency is lower than fosc / 2] $C_{C2}$ sets the pole to $f_{Z}$ ESR. $$C_{C2} = R_{COUT\_ESR} \times C_{OUT\_EFF} / R_{C}$$ Equation 18 [When the zero frequency is higher fosc / 2] C<sub>C2</sub> sets the pole to f<sub>OSC</sub> / 2 so as to be a noise filter for the COMP pin. $$f_{OSC}$$ / 2 = 1 / (2 × $\pi$ × R<sub>C</sub> × C<sub>C2</sub>) $C_{C2}$ = 2 / (2 × $\pi$ × R<sub>C</sub> × $f_{OSC}$ ) Equation 19 In the reference example, $C_{C2}$ is used as the noise filter for the COMP pin because of being higher than fosc/2. $$C_{C2} = 385.83 \text{ pF} = 330 \text{ pF}$$ #### ■ Calculation of C<sub>SPD</sub> C<sub>SPD</sub> sets the zero frequency to meet the unity-gain frequency. #### **MOSFET Losses** The MOSFET total loss is calculated by the sum of the switching losses when the high-side and the low-side MOSFETs turning-on / off and the conduction losses by the MOSFET's on-resistance. If the total loss become larger than expected, the external MOSFET must be selected with consideration of the on-resistance, the switching losses and the package's power dissipation. The following figure shows the timing chart of the high side / low side MOSFETs at normal switching. The loss at each delay time can be calculated as follows. DC / DC Converter Basic Switching Timing Chart #### t1 (t5): For the duration between the low-side MOSFET's turn-off and the high-side MOSFET's turn-on, the loss occurs to supply a current from the body diode on the low-side MOSFET. Likewise, for the duration between the high-side MOSFET's turn-off and the low-side MOSFET's turn-on, the loss occurs. The losses (PDEAD) for t1 and t5 can be calculated by the following equation. $$P_{DEAD} = V_F \times I_{OUT} \times f_{OSC} \times (t_{DEAD1} + t_{DEAD5})$$ V<sub>F</sub>: The forward voltage of a body-diode $t_{DEAD1}$ : The delay time from the instant when the gate-source voltage (V<sub>GS</sub>) falls below the threshold voltage (V<sub>TH</sub>) on the low-side MOSFET to the instant when V<sub>GS</sub> exceeds V<sub>TH</sub> on the high-side MOSFET. T<sub>DEAD5</sub>: The delay time from the instant when V<sub>GS</sub> falls below V<sub>TH</sub> on the high-side MOSFET to the instant when V<sub>GS</sub> exceeds V<sub>TH</sub> on the low-side MOSFET. #### t2 (t4): Since the drain-source voltage ( $V_{DS}$ ) is equal to $V_{IN}$ when the high-side MOSFET turns on/off after delay time ( $t_{DEAD}$ 1 / $t_{DEAD5}$ ), the source current and the output current ( $I_{OUT}$ ) become equal. Therefore, a large loss occurs. The losses ( $P_{SW}$ ) at turn-on / off can be calculated by the following equation. $$P_{SW} = 1/2 \times V_{IN} \times I_{OUT} \times f_{OSC} \times (t_{RISE} + t_{FALL})$$ t<sub>RISE</sub>: A duration between the gate voltage rising start time from the threshold voltage and the end of stabilized voltage (V<sub>SP</sub>) on the high-side MOSFET. T<sub>FALL</sub>: A duration between the start time of the gate voltage stabilizing and the falling time below the threshold voltage on the high-side MOSFET. For the stabilized duration, $V_{GS}$ of the high-side MOSFET remains constant roughly since the gate charge current is used to charge $C_{GD}$ . And, the reverse recovery loss ( $P_{RR}$ ) occurs to recover the body diode of the low-side MOSFET when the high-side MOSFET turns on. Refer to *the MOSFET datasheet* for information about the electric charge (Qrr) required for recovery. $$P_{RR} = V_{IN} \times Qrr \times f_{OSC}$$ The power (P<sub>GH</sub>, P<sub>GL</sub>) for electric charge of the MOSFET' gate and the power (P<sub>OSSH</sub>, P<sub>OSSL</sub>) for electric charge of the MOSFET's output capacity occur. Each power can be calculated by following equations. Refer to *the MOSFET datasheet* for detailed values. $$P_{GH} = Q_{GH} \times V_{CC} \times f_{OSC}$$ $P_{GL} = Q_{GL} \times V_{CC} \times f_{OSC}$ $P_{OSSH} = 1/2 \times C_{OSSH} \times (V_{IN})^2 \times f_{OSC}$ $P_{OSSL} = 1/2 \times C_{OSSL} \times (V_{IN})^2 \times f_{OSC}$ Vcc: VCC pin voltage Q<sub>GH</sub>, Q<sub>GL</sub>: Gate electric charge quantity for High- /Low- side MOSFETs Cossh, Cossl: Drain-gate capacity + Drain-source capacity for High- /Low- side MOSFETs #### t3 (t6): For the duration of t3, the conduction loss of the high-side MOSFET ( $P_{HS}(on)$ ) occurs. For the duration of t6, the conduction loss of the low-side MOSFET ( $P_{LS}(on)$ ) occurs. Each loss can be calculated by the following equation. ON duty is closely analogous to $V_{OUT} / V_{IN}$ . $$I_{RMS} = \sqrt{(((I_{OUT})^2 + (I_{P-P})^2 / 12))}$$ $P_{HS} (on) = (I_{RMS})^2 \times R_{ONH} \times V_{OUT} / V_{IN}$ $P_{LS} (on) = (I_{RMS})^2 \times R_{ONL} \times (1-V_{OUT} / V_{IN})$ I<sub>RMS</sub>: MOSFET's rms current IP-P: MOSFET's peak current amplitude R<sub>ONH</sub>, R<sub>ONL</sub>: On-resistance for High- /Low- side MOSFETs Since the conduction loss depends on the duty, the loss varies with step-down ratio. When the step-down ratio is large and the ON duty is small, the loss of the low side MOSFET becomes larger, and when the ratio is small, the loss of the high-side MOSFET becomes larger. From above equations, each loss of the high-side and the low-side MOSFETs can be calculated by the following equations. $$P_{HS} = P_{HS}$$ (on) + $P_{SW}$ + $P_{RR}$ + $P_{GH}$ + $P_{OSSH}$ $P_{LS} = P_{LS}$ (on) + $P_{GL}$ + $P_{OSSL}$ + $P_{DEAD}$ As is evident from these equations, the switching loss becomes predominant when the input voltage and the frequency are high, and the conduction loss conversely becomes predominant when they are low. ### **PCB Layout** R1260S (Package: HSOP-18) PCB Layout Top Layer ### **Bottom Layer** #### TYPICAL CHARACTERISTICS Note: Typical Characteristics are intended to be used as reference data; they are not guaranteed. #### 1) FB Voltage $$V_{IN} = 48 \text{ V}$$ , MODE = "High" #### 2) Oscillation Frequency 150 kHz (RT = 200 k $$\Omega$$ ) $V_{IN}$ = 48 V , MODE = "High" #### 3) Soft-Start Time $$V_{IN} = 48 \text{ V}$$ , $Css = 4.7nF$ 4) Current Limit Threshold Voltage Current Limit Threshold Voltage R1260S023A $V_{IN} = 48 V$ , MODE = "High" Reverse Current Limit Threshold Voltage R1260S023A $V_{IN} = 48 \text{ V}$ , MODE = "High" 5) LX Ground Short / VIN Short Detection Threshold Voltage LX Ground Short Detection Threshold Voltage $V_{IN} = 48 \text{ V}$ , MODE = "High" LX VIN Short Detection Threshold Voltage V<sub>IN</sub> = 48 V , MODE = "High" 6) Current Consumption Current Consumption (VFM) R1260S023A $V_{IN} = 48 \text{ V}$ , MODE = "Low", $V_{OUT} = 5 \text{ V}$ Current Consumption (PWM) R1260S023A $V_{\text{IN}}$ = 48 V , MODE = "High" , $V_{\text{OUT}}$ = 5 V 7) UVLO UVLO Release Voltage **UVLO Detection Voltage** 8) CE Input Voltage CE "High" Input Voltage V<sub>IN</sub> = 48 V CE "Low" Input Voltage 9) Efficiency R1260S023A $V_{OUT}$ = 3.3 V , MODE = "High / Low" fosc 250 kHz / $V_{IN}$ = 48V R1260S023A $V_{OUT} = 5.0 \text{ V}$ , MODE = "High / Low" fosc 250 kHz / $V_{IN} = 12 \text{V}$ / 24V / 48V 10) Load Transient R1260S023A $V_{IN}$ = 48 V, $V_{OUT}$ = 3.3 V , $I_{OUT}$ = 0A $\Leftrightarrow$ 1A fosc = 250 kHz, MODE = "Low" VFM / PWM Auto Switching #### R1260S023A $V_{IN}$ = 48 V, $V_{OUT}$ = 5.0 V , $I_{OUT}$ = 0A $\Leftrightarrow$ 1A fosc = 250 kHz, MODE = "High" Forced PWM # 11) Load Stability R1260S023A $V_{IN}$ = 48V , $V_{OUT}$ = 3.3 V fosc 250 kHz , MODE = "High / Low" R1260S023A $V_{IN}$ = 48V , $V_{OUT}$ = 5.0 V fosc 500 kHz , MODE = "High / Low" 12) Input Transient R1260S023A $V_{IN}$ = 24V $\Leftrightarrow$ 54V , $V_{OUT}$ = 3.3 V , $I_{OUT}$ = 0.1A fosc = 250 kHz, MODE = "Low" VFM Mode #### R1260S023A $V_{IN}$ = 24V $\Leftrightarrow$ 54V , $V_{OUT}$ = 3.3 V , $I_{OUT}$ = 5A fosc = 250 kHz, MODE = "High" Forced PWM # 13) Input Stability R1260S023A $V_{OUT} = 3.3 \text{ V}$ , $I_{OUT} = 0 \text{ A}$ fosc = 250 kHz, MODE = "High" Forced PWM # R1260S023A $V_{OUT} = 5.0 \text{ V}$ , $I_{OUT} = 0A$ fosc = 250 kHz, MODE = "High" Forced PWM 14) Up-Down Tracking R1260S023A $V_{\text{IN}} = 48 \text{ V} \text{ , } V_{\text{OUT}} = 3.3 \text{ V} \text{ , } I_{\text{OUT}} = 0 \text{A} \\ \text{fosc} = 250 \text{ kHz, MODE} = \text{"High" Forced PWM} \\$ PD-HSOP-18-(105125)-JE-C The power dissipation of the package is dependent on PCB material, layout, and environmental conditions. The following measurement conditions are based on JEDEC STD. 51-7. #### **Measurement Conditions** | Item | Measurement Conditions | | | |------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Environment | Mounting on Board (Wind Velocity = 0 m/s) | | | | Board Material | Glass Cloth Epoxy Plastic (Four-Layer Board) | | | | Board Dimensions | 76.2 mm × 114.3 mm × 0.8 mm | | | | Copper Ratio | Outer Layer (First Layer): Less than 95% of 50 mm Square Inner Layers (Second and Third Layers): Approx. 100% of 50 mm Square Outer Layer (Fourth Layer): Approx. 100% of 50 mm Square | | | | Through-holes | φ 0.3 mm × 21 pcs | | | #### **Measurement Result** (Ta = 25°C, Tjmax = 125°C) | Item | Measurement Result | | | |------------------------------------------|--------------------|--|--| | Power Dissipation | 3100 mW | | | | Thermal Resistance (θja) | θja = 32°C/W | | | | Thermal Characterization Parameter (ψjt) | ψjt = 8°C/W | | | θja: Junction-to-Ambient Thermal Resistance ψjt: Junction-to-Top Thermal Characterization Parameter Power Dissipation vs. Ambient Temperature **Measurement Board Pattern** DM-HSOP-18-JE-B **HSOP-18 Package Dimensions** - 1. The products and the product specifications described in this document are subject to change or discontinuation of production without notice for reasons such as improvement. Therefore, before deciding to use the products, please refer to Ricoh sales representatives for the latest information thereon. - 2. The materials in this document may not be copied or otherwise reproduced in whole or in part without prior written consent of Ricoh. - 3. Please be sure to take any necessary formalities under relevant laws or regulations before exporting or otherwise taking out of your country the products or the technical information described herein. - 4. The technical information described in this document shows typical characteristics of and example application circuits for the products. The release of such information is not to be construed as a warranty of or a grant of license under Ricoh's or any third party's intellectual property rights or any other rights. - 5. The products listed in this document are intended and designed for use as general electronic components in standard applications (office equipment, telecommunication equipment, measuring instruments, consumer electronic products, amusement equipment etc.). Those customers intending to use a product in an application requiring extreme quality and reliability, for example, in a highly specific application where the failure or misoperation of the product could result in human injury or death (aircraft, spacevehicle, nuclear reactor control system, traffic control system, automotive and transportation equipment, combustion equipment, safety devices, life support system etc.) should first contact us. - 6. We are making our continuous effort to improve the quality and reliability of our products, but semiconductor products are likely to fail with certain probability. In order to prevent any injury to persons or damages to property resulting from such failure, customers should be careful enough to incorporate safety measures in their design, such as redundancy feature, fire containment feature and fail-safe feature. We do not assume any liability or responsibility for any loss or damage arising from misuse or inappropriate use of the products. - 7. Anti-radiation design is not implemented in the products described in this document. - 8. The X-ray exposure can influence functions and characteristics of the products. Confirm the product functions and characteristics in the evaluation stage. - 9. WLCSP products should be used in light shielded environments. The light exposure can influence functions and characteristics of the products under operation or storage. - 10. There can be variation in the marking when different AOI (Automated Optical Inspection) equipment is used. In the case of recognizing the marking characteristic with AOI, please contact Ricoh sales or our distributor before attempting to use AOI. - 11. Please contact Ricoh sales representatives should you have any questions or comments concerning the products or the technical information. Ricoh is committed to reducing the environmental loading materials in electrical devices with a view to contributing to the protection of human health and the environment. Halogen Free Ricoh has been providing RoHS compliant products since April 1, 2006 and Halogen-free products since April 1, 2012. ## RICOH RICOH ELECTRONIC DEVICES CO., LTD. Official website https://www.n-redc.co.jp/en/ **Contact us** https://www.n-redc.co.jp/en/buy/