# *<b>RENESAS*

# RX23W Group **Renesas MCUs**

Datasheet

R01DS0342EJ0110 Rev.1.10 Mar 30, 2021

54-MHz 32-bit RX MCUs, built-in FPU, 88.56 DMIPS, up to 512-KB flash memory, Bluetooth<sup>®</sup> 5.0, various communication functions including USB 2.0 full-speed host/function/OTG, CAN, SD host interface, serial sound interface, capacitive touch sensing unit, 12-bit A/D converter, 12-bit D/A converter, RTC, Encryption functions

# **Features**

#### 32-bit RXv2 CPU core

- Max. operating frequency: 54 MHz Capable of 88.56 DMIPS in operation at 54 MHz
- Enhanced DSP: 32-bit multiply-accumulate and 16-bit multiply-subtract instructions supported
- Built-in FPU: 32-bit single-precision floating point (compliant to **IEEE754**)
- Divider (fastest instruction execution takes two CPU clock cycles) • Fast interrupt
- CISC Harvard architecture with 5-stage pipeline
- Variable-length instructions, ultra-compact code
- On-chip debugging circuit
- Memory protection unit (MPU) supported
- Low power design and architecture
  - Operation from a single 1.8-V to 3.6-V supply
  - RTC capable of operating on the battery backup power supply
  - Three low power consumption modes • Low power timer (LPT) that operates during the software standby state

#### On-chip flash memory for code • 384- to 512-Kbyte capacities

- On-board or off-board user programming
- Programmable at 1.8 V
- For instructions and operands

#### On-chip data flash memory

- 8 Kbytes (1,000,000 program/erase cycles (typ.))
- BGO (Background Operation)
- On-chip SRAM, no wait states

#### 64-Kbyte size capacities

- Data transfer functions
  - DMAC: Incorporates four channels DTC: Four transfer modes
- ELC
  - · Module operation can be initiated by event signals without using interrupts.
  - Linked operation between modules is possible while the CPU is sleeping.
- Reset and supply management
  - Eight types of reset, including the power-on reset (POR)
    Low voltage detection (LVD) with voltage settings

#### Clock functions

- Main clock oscillator frequency: 1 to 20 MHz
- · External clock input frequency: Up to 20 MHz
- Sub-clock oscillator frequency: 32.768 kHz
- Frequency of Bluetooth-dedicated clock oscillator: 32 MHz
- PLL circuit input: 4 MHz to 12.5 MHz On-chip low- and high-speed oscillators, dedicated on-chip low-speed ٠ oscillator for the IWDT
- USB-dedicated PLL circuit: 4, 6, 8, or 12 MHz 54 MHz can be set for the system clock and 48 MHz for the USB clock
- Generation of a dedicated 32.768-kHz clock for the RTC
- Clock frequency accuracy measurement circuit (CAC)

#### Realtime clock

- Adjustment functions (30 seconds, leap year, and error)
- Calendar count mode or binary count mode selectable
- Time capture function
- Time capture on event-signal input through external pins

#### Independent watchdog timer

15-kHz on-chip oscillator produces a dedicated clock signal to drive IWDT operation.

#### Useful functions for IEC60730 compliance

 Self-diagnostic and disconnection-detection assistance functions for the A/D converter, clock frequency accuracy measurement circuit, independent watchdog timer, RAM test assistance functions using the DOC, etc.

#### Capacitive touch sensing unit

R01DS0342EJ0110 Rev.1.10

Mar 30, 2021

- Self-capacitance method: A single pin configures a single key, supporting up to 12 keys
- Mutual capacitance method: Matrix configuration with 12 pins, supporting up to 36 kevs



PTLG0083KA-A 6.1 x 9.5 mm, 0.5 mm pitch

PVQN0056LA-A 7 x 7 mm, 0.4 mm pitch

#### Up to 12 communication functions

 Bluetooth Low Energy (1 channel)
 An RF transceiver and link layer compliant with the Bluetooth 5.0 Low Energy specification

LE 1M PHY, LE 2M PHY, LE Coded PHY (125 kbps and 500 kbps), And LE Advertising extension support On-chip Bluetooth-dedicated AES-CCM (128-bit blocks) encryption

circuit The 83-pin LGA product has been certified as compliant with radio-

related laws (in Japan, North America, and Europe). The 83-pin LGA product includes a small PCB trace antenna.

- USB 2.0 host/function/On-The-Go (OTG) (one channel),
- full-speed = 12 Mbps, low-speed = 1.5 Mbps, isochronous transfer, and BC (Battery Charger) supported
- CAN (one channel) compliant to ISO11898-1: Transfer at up to 1 Mbps
- SCI with many useful functions (up to 4 channels) Asynchronous mode, clock synchronous mode, smart card interface Reduction of errors in communications using the bit modulation function
- IrDA interface (one channel, in cooperation with the SCI5)
- I<sup>2</sup>C bus interface: Transfer at up to 400 kbps, capable of SMBus operation (one channel)
- RSPI (one channel): Transfer at up to 16 Mbps
- Serial sound interface (one channel)
- SD host interface (optional: one channel) SD memory/ SDIO 1-bit or 4-bit SD bus supported

#### Up to 19 extended-function timers

- 16-bit MTU: input capture, output compare, complementary PWM output, phase counting mode (five channels)
- 16-bit TPU: input capture, output compare, phase counting mode (six channels)
- 8-bit TMR (four channels)
- 16-bit compare-match timers (four channels)

#### 12-bit A/D converter

- Capable of conversion within 0.83 μs
- 14 channels
- Sampling time can be set for each channel Self-diagnostic function and analog input disconnection detection assistance function
- 12-bit D/A converter

### · Two channels

- Analog comparator Two channels × one unit
- General I/O ports
- · 5-V tolerant, open drain, input pull-up, switching of driving capacity
- Encryption functions (TSIP-Lite) · Unauthorized access to the encryption engine is disabled and
  - imposture and falsification of information are prevented · Safe management of keys
  - 128- or 256-bit key length of AES for ECB, CBC, GCM, others

85-pin BGA, 56-pin QFN: General industrial and consumer equipment

Page 1 of 109

- True random number generator
- Temperature sensor

−40 to +85°C

Applications

RENESAS

#### Operating temperature range

• 83-pin LGA: Consumer equipment

# 1. Overview

# 1.1 Outline of Specifications

 Table 1.1 lists the specifications, and Table 1.2 gives a comparison of the functions of the products in different packages.

Table 1.1 is for products with the greatest number of functions, so the number of peripheral modules and channels will differ in accordance with the package type. For details, see Table 1.2, Comparison of Functions for Different Packages.

| Classification    | Module/Function                      | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |  |
|-------------------|--------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| CPU               | CPU                                  | <ul> <li>Maximum operating frequency: 54 MHz</li> <li>32-bit RX CPU (RX v2)</li> <li>Minimum instruction execution time: One instruction per clock cycle</li> <li>Address space: 4-Gbyte linear</li> <li>Register set     General purpose: Sixteen 32-bit registers     Control: Ten 32-bit registers     Accumulator: Two 72-bit registers</li> <li>Basic instructions: 75 (variable-length instruction format)</li> <li>Floating-point instructions: 11</li> <li>DSP instructions: 23</li> <li>Addressing modes: 10</li> <li>Data arrangement     Instructions: Little endian     Data: Selectable as little endian or big endian</li> <li>On-chip 32-bit multiplier: 32-bit × 32-bit → 64-bit</li> <li>On-chip divider: 32-bit → 32 bits</li> <li>Barrel shifter: 32 bits</li> </ul>                                                                                                                                                                                                   |  |  |  |  |  |
|                   | FPU                                  | <ul> <li>Single precision (32-bit) floating point</li> <li>Data types and floating-point exceptions in conformance with the IEEE754 standard</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |
| Memory            | ROM                                  | <ul> <li>Capacity: 384/512 Kbytes</li> <li>Up to 32 MHz: No-wait memory access<br/>32 to 54 MHz: Wait state required. No wait state if the instruction is served by a ROM accelerator hit.</li> <li>Programming/erasing method:<br/>Serial programming (asynchronous serial communication/USB communication), self-programming</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |  |
|                   | RAM                                  | <ul><li>Capacity: 64 Kbytes</li><li>54 MHz, no-wait memory access</li></ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |  |
|                   | E2 DataFlash                         | <ul><li>Capacity: 8 Kbytes</li><li>Number of erase/write cycles: 1,000,000 (typ)</li></ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |
| MCU operating mo  | ode                                  | Single-chip mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |  |
| Clock             | Clock generation circuit             | <ul> <li>Main clock oscillator, sub-clock oscillator, low-speed on-chip oscillator, high-speed on-chip oscillator, PLL frequency synthesizer, USB-dedicated PLL frequency synthesizer, and IWDT-dedicated on-chip oscillator, Bluetooth-dedicated clock oscillator, Bluetooth-dedicated low-speed on-chip oscillator</li> <li>Oscillation stop detection: Available</li> <li>Clock frequency accuracy measurement circuit (CAC)</li> <li>Independent settings for the system clock (ICLK), peripheral module clock (PCLK), and FlashIF clock (FCLK)</li> <li>The CPU and system sections such as other bus masters run in synchronization with the system clock (ICLK): 54 MHz (at max.)</li> <li>MTU2a runs in synchronization with the PCLKA: 54 MHz (at max.)</li> <li>Peripheral modules other than MTU2a and S12ADE run in synchronization with the PCLKB: 32 MHz (at max.)</li> <li>The flash peripheral circuit runs in synchronization with the FCLK: 32 MHz (at max.)</li> </ul> |  |  |  |  |  |
| Resets            |                                      | RES# pin reset, power-on reset, voltage monitoring reset, watchdog timer reset, independent watchdog timer reset, and software reset                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |
| Voltage detection | Voltage detection circuit<br>(LVDAb) | <ul> <li>When the voltage on VCC falls below the voltage detection level, an internal reset or internal interrupt<br/>is generated.</li> <li>Voltage detection circuit 0 is capable of selecting the detection voltage from 3 levels</li> <li>Voltage detection circuit 1 is capable of selecting the detection voltage from 10 levels</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |

Table 1.1Outline of Specifications (1/5)



| Classification           | Module/Function                                   | Description         • Module stop function         • Three low power consumption modes         Sleep mode, deep sleep mode, and software standby mode         • Low power timer that operates during the software standby state                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |
|--------------------------|---------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Low power<br>consumption | Low power consumption<br>functions                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |
|                          | Function for lower operating<br>power consumption | <ul> <li>Operating power control modes</li> <li>High-speed operating mode, middle-speed operating mode, and low-speed operating mode</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |
| Interrupt                | Interrupt controller (ICUb)                       | <ul> <li>Interrupt vectors: 148</li> <li>External interrupts: 7 (NMI, IRQ0, IRQ1, IRQ4 to IRQ7 pins)</li> <li>Non-maskable interrupts: 6 (NMI pin, oscillation stop detection interrupt, voltage monitoring 1 interrupt, WDT interrupt, IWDT interrupt, and VBATT power monitoring interrupt)</li> <li>16 levels specifiable for the order of priority</li> </ul>                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |
| DMA                      | DMA controller (DMACA)                            | <ul> <li>4 channels</li> <li>Three transfer modes: Normal transfer, repeat transfer, and block transfer</li> <li>Activation sources: Software trigger, external interrupts, and interrupt requests from peripheral functions</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |
|                          | Data transfer controller<br>(DTCa)                | <ul> <li>Transfer modes: Normal transfer, repeat transfer, and block transfer</li> <li>Activation sources: Interrupts</li> <li>Chain transfer function</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |
| I/O ports                | General I/O ports                                 | 85-pin/83-pin/56-pin<br>I/O: 43/43/29<br>• Input: 1/1/1<br>Pull-up resistors: 43/43/29<br>• Open-drain outputs: 31/31/24<br>• 5-V tolerance: 5/5/4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |
| Event link controll      | ler (ELC)                                         | <ul> <li>Event signals of 59 types can be directly connected to the module</li> <li>Operations of timer modules are selectable at event input</li> <li>Capable of event link operation for port B and port E</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |
| Multi-function pin       | controller (MPC)                                  | Capable of selecting the input/output function from multiple pins                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |
| Timers                   | 16-bit timer pulse unit<br>(TPUa)                 | <ul> <li>(16 bits × 6 channels) × 1 unit</li> <li>Maximum of 10 pulse-input/output possible</li> <li>Select from among seven or eight counter-input clock signals for each channel</li> <li>Supports the input capture/output compare function</li> <li>Output of PWM waveforms in up to 9 phases in PWM mode</li> <li>Support for buffered operation, phase-counting mode (two-phase encoder input) and cascade connected operation (32 bits × 2 channels) depending on the channel.</li> <li>Capable of generating conversion start triggers for the A/D converters</li> <li>Signals from the input capture pins are input via a digital filter</li> <li>Clock frequency measuring method</li> </ul> |  |  |  |  |  |
|                          | Multi-function timer pulse<br>unit 2 (MTU2a)      | <ul> <li>(16 bits × 5 channels) × 1 unit</li> <li>Up to 15 pulse-input/output lines are available based on the six 16-bit timer channels</li> <li>Select from among eight or seven counter-input clock signals for each channel (PCLK/1, PCLK/4, PCLK/16, PCLK/64, PCLK/256, PCLK/1024, MTCLKA, MTCLKB, MTCLKC, MTCLKD).</li> <li>Input capture function</li> <li>18 output compare/input capture registers</li> <li>Pulse output mode</li> <li>Complementary PWM output mode</li> <li>Reset synchronous PWM mode</li> <li>Phase-counting mode</li> <li>Capable of generating conversion start triggers for the A/D converter</li> </ul>                                                               |  |  |  |  |  |
|                          | Port output enable 2 (POE2a)                      | Controls the high-impedance state of the MTU's waveform output pins                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |
|                          | Compare match timer<br>(CMT)                      | <ul> <li>(16 bits x 2 channels) x 2 units</li> <li>Select from among four clock signals (PCLK/8, PCLK/32, PCLK/128, PCLK/512)</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |  |
|                          | Watchdog timer (WDTA)                             | <ul> <li>14 bits x 1 channel</li> <li>Select from among six counter-input clock signals (PCLK/4, PCLK/64, PCLK/128, PCLK/512, PCLI 2048, PCLK/8192)</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |

# Table 1.1Outline of Specifications (2/5)

| Classification             | Module/Function                                  | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|----------------------------|--------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Timers                     | Independent watchdog<br>timer (IWDTa)            | <ul> <li>14 bits x 1 channel</li> <li>Count clock: Dedicated low-speed on-chip oscillator for the IWDT<br/>Frequency divided by 1, 16, 32, 64, 128, or 256</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                            | Realtime clock (RTCe)                            | <ul> <li>Clock source: Sub-clock</li> <li>Time/calendar</li> <li>Interrupts: Alarm interrupt, periodic interrupt, and carry interrupt</li> <li>Time-capture facility for two values</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|                            | Low power timer (LPT)                            | <ul> <li>16 bits × 1 channel</li> <li>Clock source: Sub-clock, Dedicated low-speed on-chip oscillator for the IWDT<br/>Frequency divided by 2, 4, 8, 16, or 32</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|                            | 8-bit timer (TMR)                                | <ul> <li>(8 bits x 2 channels) x 2 units</li> <li>Seven internal clocks (PCLK/1, PCLK/2, PCLK/8, PCLK/32, PCLK/64, PCLK/1024, and PCLK/8192) and an external clock can be selected</li> <li>Pulse output and PWM output with any duty cycle are available</li> <li>Two channels can be cascaded and used as a 16-bit timer</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Communication<br>functions | Serial communications<br>interfaces (SCIg, SCIh) | <ul> <li>4 channels (channel 1, 5, 8: SCIg, channel 12: SCIh)</li> <li>SCIg Serial communications modes: Asynchronous, clock synchronous, and smart-card interface Multi-processor function On-chip baud rate generator allows selection of the desired bit rate Choice of LSB-first or MSB-first transfer Average transfer rate clock can be input from TMR timers for SCI5, and SCI12 Start-bit detection: Level or edge detection is selectable. Simple I<sup>2</sup>C Simple SPI 9-bit transfer mode Bit rate modulation Event linking by the ELC (only on channel 5)</li> <li>SCIh (The following functions are added to SCIg) Supports the serial communications protocol, which contains the start frame and information frame Supports the LIN format</li> </ul>          |
|                            | IrDA interface (IRDA)                            | 1 channel (SCI5 used)     Supports encoding/decoding of waveforms conforming to IrDA standard 1.0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|                            | I <sup>2</sup> C bus interface (RIICa)           | <ul> <li>1 channel</li> <li>Communications formats: I<sup>2</sup>C bus format/SMBus format</li> <li>Master mode or slave mode selectable</li> <li>Supports fast mode</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|                            | Serial peripheral interface<br>(RSPIa)           | <ul> <li>1 channel</li> <li>Transfer facility Using the MOSI (master out, slave in), MISO (master in, slave out), SSL (slave select), and RSPCK (RSPI clock) enables serial transfer through SPI operation (four lines) or clock-synchronous operation (three lines)</li> <li>Capable of handling serial transfer as a master or slave</li> <li>Data formats</li> <li>Choice of LSB-first or MSB-first transfer The number of bits in each transfer can be changed to 8, 9, 10, 11, 12, 13, 14, 15, 16, 20, 24, or 32 bits.</li> <li>128-bit buffers for transmission and reception Up to four frames can be transmitted or received in a single transfer operation (with each frame having up to 32 bits)</li> <li>Double buffers for both transmission and reception</li> </ul> |
|                            | USB 2.0 host/function<br>module (USBc)           | <ul> <li>USB Device Controller (UDC) and transceiver for USB 2.0 are incorporated.</li> <li>Host/function module: 1 port</li> <li>Compliant with USB version 2.0</li> <li>Transfer speed: Full-speed (12 Mbps), low-speed (1.5 Mbps)</li> <li>OTG (ON-The-Go) is supported.</li> <li>Isochronous transfer is supported.</li> <li>BC1.2 (Battery Charging Specification Revision 1.2) is supported.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                     |
|                            | CAN module (RSCAN)                               | <ul> <li>1 channel</li> <li>Compliance with the ISO11898-1 specification (standard frame and extended frame)</li> <li>16 Message boxes</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |

Table 1.1Outline of Specifications (3/5)

| Classification                                                | Module/Function              | Description                                                                                                                                                                         |  |  |  |  |  |
|---------------------------------------------------------------|------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Communication                                                 | Serial Sound Interface (SSI) | -                                                                                                                                                                                   |  |  |  |  |  |
| functions                                                     |                              | Capable of duplex communications                                                                                                                                                    |  |  |  |  |  |
|                                                               |                              | Various serial audio formats supported                                                                                                                                              |  |  |  |  |  |
|                                                               |                              | <ul> <li>Master/slave function supported</li> <li>Programmable word clock or bit clock generation function</li> </ul>                                                               |  |  |  |  |  |
|                                                               |                              | <ul> <li>8/16/18/20/22/24/32-bit data formats supported</li> </ul>                                                                                                                  |  |  |  |  |  |
|                                                               |                              | On-chip 8-stage FIFO for transmission/reception                                                                                                                                     |  |  |  |  |  |
|                                                               |                              | Supports WS continue mode in which the SSIWS signal is not stopped.                                                                                                                 |  |  |  |  |  |
|                                                               | SD Host Interface (SDHIa)    | <ul> <li>1 channel</li> <li>Transfer speed: Default speed mode (8MB/s)</li> </ul>                                                                                                   |  |  |  |  |  |
|                                                               |                              | <ul> <li>SD memory card interface (1 bit / 4bits SD bus)</li> </ul>                                                                                                                 |  |  |  |  |  |
|                                                               |                              | MMC, eMMC Backward-compatible are supported.                                                                                                                                        |  |  |  |  |  |
|                                                               |                              | <ul> <li>SD Specifications<br/>Part 1: Compliant with Physical Layer Specification Ver.3.01 (Not support DDR)</li> </ul>                                                            |  |  |  |  |  |
|                                                               |                              | Part E1: SDIO Specification Ver. 3.00                                                                                                                                               |  |  |  |  |  |
|                                                               |                              | <ul> <li>Error check function: CRC7 (command), CRC16 (data)</li> <li>Interrupt Source: Card access interrupt, SDIO access interrupt, Card detection interrupt, SD buffel</li> </ul> |  |  |  |  |  |
|                                                               |                              | access interrupt                                                                                                                                                                    |  |  |  |  |  |
|                                                               |                              | DMA transfer sources: SD_BUF write, SD_BUF read                                                                                                                                     |  |  |  |  |  |
|                                                               |                              | Card detection, Write protection                                                                                                                                                    |  |  |  |  |  |
|                                                               | Bluetooth low energy (BLE)   | On-chip RF transceiver and link layer compliant with the Bluetooth 5.0 Low Energy specification                                                                                     |  |  |  |  |  |
|                                                               |                              | <ul> <li>Bit rates: 1 Mbps, 2 Mbps, 500 kbps, and 125 kbps</li> <li>LE Advertising extension support</li> </ul>                                                                     |  |  |  |  |  |
|                                                               |                              | <ul> <li>Includes an RF transceiver power supply (selectable as a DC-to-DC converter or linear regulator)</li> </ul>                                                                |  |  |  |  |  |
|                                                               |                              | On-chip matching circuit to help reduce the number of external parts                                                                                                                |  |  |  |  |  |
|                                                               |                              | <ul> <li>Transmission power: +4 dBm support</li> <li>Small PCB trace antenna</li> </ul>                                                                                             |  |  |  |  |  |
|                                                               |                              | Certified as compliant with radio-related laws                                                                                                                                      |  |  |  |  |  |
|                                                               |                              | Bluetooth-dedicated clock oscillator                                                                                                                                                |  |  |  |  |  |
| Encryption functio                                            | ns                           | Access management circuit                                                                                                                                                           |  |  |  |  |  |
|                                                               |                              | Encryption engine     128- or 256-bit key sizes of AES                                                                                                                              |  |  |  |  |  |
|                                                               |                              | Block cipher mode of operation: GCM, ECB, CBC, CMAC, XTS, CTR, GCTR                                                                                                                 |  |  |  |  |  |
|                                                               |                              | Hash function                                                                                                                                                                       |  |  |  |  |  |
|                                                               |                              | <ul> <li>True random number generator</li> <li>Prevention from illicit copying of a key</li> </ul>                                                                                  |  |  |  |  |  |
| 12-bit A/D convert                                            | er (S12ADE)                  | • 12 bits (14 channels x 1 unit)                                                                                                                                                    |  |  |  |  |  |
|                                                               |                              | • 12-bit resolution                                                                                                                                                                 |  |  |  |  |  |
|                                                               |                              | • Minimum conversion time: 0.83 $\mu s$ per channel when the ADCLK is operating at 54 MHz                                                                                           |  |  |  |  |  |
|                                                               |                              | <ul> <li>Operating modes<br/>Scan mode (single scan mode, continuous scan mode, and group scan mode)</li> </ul>                                                                     |  |  |  |  |  |
|                                                               |                              | Group A priority control (only for group scan mode)                                                                                                                                 |  |  |  |  |  |
|                                                               |                              | Sampling variable                                                                                                                                                                   |  |  |  |  |  |
|                                                               |                              | Sampling time can be set up for each channel. <ul> <li>Self-diagnostic function</li> </ul>                                                                                          |  |  |  |  |  |
|                                                               |                              | <ul> <li>Double trigger mode (A/D conversion data duplicated)</li> </ul>                                                                                                            |  |  |  |  |  |
|                                                               |                              | Detection of analog input disconnection                                                                                                                                             |  |  |  |  |  |
|                                                               |                              | A/D conversion start conditions     A software trigger entries (MTUL TPU) on external trigger eigenly or FLC                                                                        |  |  |  |  |  |
|                                                               |                              | A software trigger, a trigger from a timer (MTU, TPU), an external trigger signal, or ELC<br>• Event linking by the ELC                                                             |  |  |  |  |  |
| Temperature sens                                              | or (TEMPSA)                  | • 1 channel                                                                                                                                                                         |  |  |  |  |  |
|                                                               | · · ·                        | • The voltage output from the temperature sensor is converted into a digital value by the 12-bit A/D                                                                                |  |  |  |  |  |
|                                                               |                              | converter.                                                                                                                                                                          |  |  |  |  |  |
| 12-bit D/A convert                                            | er (R12DAA)                  | 2 channels     12 bit resolution                                                                                                                                                    |  |  |  |  |  |
|                                                               |                              | <ul> <li>12-bit resolution</li> <li>Output voltage: 0.4 to AVCC0-0.5V</li> </ul>                                                                                                    |  |  |  |  |  |
| CRC calculator (C                                             | RC)                          | CRC code generation for arbitrary amounts of data in 8-bit units                                                                                                                    |  |  |  |  |  |
|                                                               | ,                            | Select any of three generating polynomials:                                                                                                                                         |  |  |  |  |  |
|                                                               |                              | $X^8 + X^2 + X + 1$ , $X^{16} + X^{15} + X^2 + 1$ , or $X^{16} + X^{12} + X^5 + 1$                                                                                                  |  |  |  |  |  |
|                                                               |                              | Generation of CRC codes for use with LSB-first or MSB-first communications is selectable.                                                                                           |  |  |  |  |  |
| Comparator B (CMPBa)                                          |                              | <ul> <li>2 channels x 1 unit</li> <li>Function to compare the reference voltage and the analog input voltage</li> </ul>                                                             |  |  |  |  |  |
|                                                               |                              | <ul> <li>Function to compare the reference voltage and the analog input voltage</li> <li>Window comparator operation or standard comparator operation is selectable</li> </ul>      |  |  |  |  |  |
|                                                               | 1 (0 <b>7</b> 01))           | Detection pin: 12 channels                                                                                                                                                          |  |  |  |  |  |
| Capacitive touch s                                            | sensing unit (CTSU)          |                                                                                                                                                                                     |  |  |  |  |  |
|                                                               |                              | Comparison, addition, and subtraction of 16-bit data                                                                                                                                |  |  |  |  |  |
| Capacitive touch s<br>Data operation cir<br>Power supply volt |                              | -                                                                                                                                                                                   |  |  |  |  |  |

# Table 1.1Outline of Specifications (4/5)



|                   | Outline of Opecifications (5/5) |                                                                                                                                                                  |  |  |  |
|-------------------|---------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Classification    | Module/Function                 | Description                                                                                                                                                      |  |  |  |
| Packages          |                                 | 85-pin BGA (PTBG0085KB-A) 5.5 × 5.5 mm, 0.5 mm pitch<br>83-pin LGA (PTLG0083KA-A) 6.1 × 9.5 mm, 0.5 mm pitch<br>56-pin QFN (PVQN0056LA-A) 7 × 7 mm, 0.4 mm pitch |  |  |  |
| Debugging interfa | aces                            | FINE interface                                                                                                                                                   |  |  |  |

### Table 1.1 Outline of Specifications (5/5)



|                                                      |                                             | RX23W Group                                                                      |                          |                                                             |  |  |
|------------------------------------------------------|---------------------------------------------|----------------------------------------------------------------------------------|--------------------------|-------------------------------------------------------------|--|--|
| Module/Functions                                     |                                             | 56 Pins                                                                          | 83 Pins                  | 85 Pins                                                     |  |  |
| External bus                                         | External bus                                |                                                                                  | Not supported            |                                                             |  |  |
| Interrupts                                           | External interrupts                         | NMI, IRQ0, IRQ1, IRQ4 to IRQ7                                                    |                          |                                                             |  |  |
| DMA                                                  | DMA controller                              | 4 ch                                                                             | annels (DMAC0 to DM      | AC3)                                                        |  |  |
|                                                      | Data transfer controller                    |                                                                                  | Available                |                                                             |  |  |
| Timers                                               | 16-bit timer pulse unit                     | 5 channels (TPU0 to<br>TPU3, TPU5)                                               | 6 channels (1            | PU0 to TPU5)                                                |  |  |
|                                                      | Multi-function timer pulse unit 2           | 5 c                                                                              | channels (MTU0 to MTU    | J4)                                                         |  |  |
|                                                      | Port output enable 2                        | POE0#, POE8#                                                                     | POE0#, POE1#             | , POE3#, POE8#                                              |  |  |
|                                                      | 8-bit timer                                 |                                                                                  | 2 channels × 2 units     |                                                             |  |  |
|                                                      | Compare match timer                         |                                                                                  | 2 channels × 2 units     |                                                             |  |  |
|                                                      | Low power timer                             |                                                                                  | 1 channel                |                                                             |  |  |
|                                                      | Realtime clock                              |                                                                                  | Available                |                                                             |  |  |
|                                                      | Watchdog timer                              |                                                                                  | Available                |                                                             |  |  |
|                                                      | Independent watchdog timer                  |                                                                                  | Available                |                                                             |  |  |
| Communication functions                              | Serial communications interfaces (SCIg)     |                                                                                  | 3 channels (SCI1, 5, 8)  |                                                             |  |  |
|                                                      | IrDA interface                              | 1 channel (S                                                                     |                          | 215)                                                        |  |  |
|                                                      | Serial communications interfaces (SCIh)     | s Not supported 1 channel (SC                                                    |                          | el (SCI12)                                                  |  |  |
|                                                      | I <sup>2</sup> C bus interface              | 1 channel                                                                        |                          |                                                             |  |  |
|                                                      | CAN module                                  |                                                                                  | 1 channel                |                                                             |  |  |
|                                                      | Serial peripheral interface                 | 1 channel                                                                        |                          |                                                             |  |  |
|                                                      | USB 2.0 host/function module                | 1 channel                                                                        |                          |                                                             |  |  |
|                                                      | Serial sound interface                      | 1 channel                                                                        |                          |                                                             |  |  |
|                                                      | SD Host Interface                           | Not supported 1 channel                                                          |                          |                                                             |  |  |
|                                                      | Bluetooth low energy                        | An RF transceiver and link layer compliant with Bluetoot<br>energy specification |                          |                                                             |  |  |
| Capacitive touch sensing u                           | ınit                                        | 9 channels                                                                       | 12 ch                    | annels                                                      |  |  |
| 12-bit A/D converter (inclue                         | ling high-precision channels)               | 8 channels<br>(4 channels)                                                       | 14 channels (8 channels) |                                                             |  |  |
| Temperature sensor                                   |                                             |                                                                                  | Available                |                                                             |  |  |
| D/A converter                                        |                                             | 1 channel                                                                        | 2 cha                    | annels                                                      |  |  |
| CRC calculator                                       |                                             |                                                                                  | Available                |                                                             |  |  |
| Event link controller                                |                                             |                                                                                  | Available                |                                                             |  |  |
| Comparator B                                         |                                             |                                                                                  | 2 channels               |                                                             |  |  |
| RF transceiver power supp                            | ly                                          | DC-to-DC converter<br>and linear regulator<br>are selectable                     | Linear regulator         | DC-to-DC converte<br>and linear regulator<br>are selectable |  |  |
| Small PCB trace antenna                              |                                             | Not supported                                                                    | Included                 | Not supported                                               |  |  |
| Dedicated crystal for the b                          | uetooth 32 MHz                              | Not supported                                                                    | Included                 | Not supported                                               |  |  |
| Certificates of compliance standards, FCC, ISED, and | with radio-related laws (technical<br>d CE) | _                                                                                | Confirmed                | _                                                           |  |  |
|                                                      | -                                           | 56-pin QFN                                                                       | 83-pin LGA               | 85-pin BGA                                                  |  |  |

# Table 1.2 Comparison of Functions for Different Packages

# 1.2 List of Products

Table 1.3 is a list of products, and Figure 1.1 shows how to read the product part no., memory capacity, and package type.

| Group | Part No.     | Order Part No.  | Package      | ROM<br>Capacity | RAM<br>Capacity | E2<br>DataFlash | Operating<br>Frequency | Security<br>Function | Antenna         | Operating<br>Temperature |
|-------|--------------|-----------------|--------------|-----------------|-----------------|-----------------|------------------------|----------------------|-----------------|--------------------------|
| RX23W | R5F523W8ADBL | R5F523W8ADBL#20 | PTBG0085KB-A | 512 Kbytes      | 64 Kbytes       | 8 Kbytes        | 54 MHz                 | Not<br>available     | Not<br>included | -40 to +85°C             |
|       | R5F523W8CDLN | R5F523W8CDLN#U0 | PTLG0083KA-A |                 |                 |                 |                        | Not<br>available     | Included        |                          |
|       | R5F523W8ADNG | R5F523W8ADNG#30 | PVQN0056LA-A |                 |                 |                 |                        | Not<br>available     | Not<br>included |                          |
|       | R5F523W8BDBL | R5F523W8BDBL#20 | PTBG0085KB-A |                 |                 |                 |                        | Available            | Not<br>included |                          |
|       | R5F523W8DDLN | R5F523W8DDLN#U0 | PTLG0083KA-A |                 |                 |                 |                        | Available            | Included        |                          |
|       | R5F523W8BDNG | R5F523W8BDNG#30 | PVQN0056LA-A |                 |                 |                 |                        | Available            | Not<br>included |                          |
|       | R5F523W7ADBL | R5F523W7ADBL#20 | PTBG0085KB-A | 384 Kbytes      |                 |                 |                        | Not<br>available     | Not<br>included | -                        |
|       | R5F523W7ADNG | R5F523W7ADNG#30 | PVQN0056LA-A |                 |                 |                 |                        | Not<br>available     | Not<br>included | -                        |
|       | R5F523W7BDBL | R5F523W7BDBL#20 | PTBG0085KB-A | 1               |                 |                 |                        | Available            | Not<br>included |                          |
|       | R5F523W7BDNG | R5F523W7BDNG#30 | PVQN0056LA-A |                 |                 |                 |                        | Available            | Not<br>included |                          |

Table 1.3 List of Products: D Version ( $T_a = -40$  to +85°C)



Figure 1.1 How to Read the Product Part Number

# 1.3 Block Diagram

Figure 1.2 shows a block diagram for the 85-pin BGA or 56-pin QFN product.



Figure 1.2 Block Diagram (85-Pin BGA, 56-Pin QFN)



Figure 1.3 shows a block diagram for the 83-pin LGA product.





# 1.4 Pin Functions

 Table 1.4 lists the pin functions.

# Table 1.4Pin Functions (1/4)

| Classifications                      | Pin Name                              | I/O    | Description                                                                                                                                                       |
|--------------------------------------|---------------------------------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Power supply                         | VCC                                   | Input  | Power supply pin. Connect it to the system power supply.                                                                                                          |
|                                      | VCL                                   | _      | Connect this pin to the VSS pin via a 4.7 $\mu F$ smoothing capacitor used to stabilize the internal power supply. Place the capacitor close to the pin.          |
|                                      | VSS                                   | Input  | Ground pin. Connect it to the system power supply (0 V).                                                                                                          |
|                                      | VBATT                                 | Input  | Backup power pin                                                                                                                                                  |
| Clock                                | XTAL                                  | Output | Pins for connecting a crystal. An external clock can be input through the                                                                                         |
|                                      | EXTAL                                 | Input  | EXTAL pin.                                                                                                                                                        |
|                                      | XCIN                                  | Input  | Input/output pins for the sub-clock oscillator. Connect a crystal between                                                                                         |
|                                      | XCOUT                                 | Output | XCIN and XCOUT.                                                                                                                                                   |
|                                      | CLKOUT_RF                             | Output | Bluetooth-dedicated clock output pin for output of a 1-, 2-, or 4-MHz signal                                                                                      |
|                                      | XTAL1_RF                              | Input  | Pins for connecting the Bluetooth-dedicated clock oscillator. Connect a 32-                                                                                       |
|                                      | XTAL2_RF                              | Output | MHz oscillator to these pins. The 83-pin LGA product includes a 32-MHz crystal resonator. XTAL1_RF and XTAL2_R should thus be externally connected to each other. |
|                                      | CLKOUT                                | Output | Clock output pin.                                                                                                                                                 |
| Operating mode control               | MD                                    | Input  | Pin for setting the operating mode. The signal levels on this pin must not be changed during operation.                                                           |
|                                      | UB                                    | Input  | Pin used for boot mode (USB interface).                                                                                                                           |
|                                      | UPSEL                                 | Input  | Pin used for boot mode (USB interface).                                                                                                                           |
| System control                       | RES#                                  | Input  | Reset pin. This MCU enters the reset state when this signal goes low.                                                                                             |
| CAC                                  | CACREF                                | Input  | Input pin for the clock frequency accuracy measurement circuit.                                                                                                   |
| On-chip<br>emulator                  | FINED                                 | I/O    | FINE interface pin.                                                                                                                                               |
| Interrupts                           | NMI                                   | Input  | Non-maskable interrupt request pin.                                                                                                                               |
|                                      | IRQ0, IRQ1, IRQ4 to IRQ7              | Input  | Interrupt request pins.                                                                                                                                           |
| 16-bit timer                         | TIOCB0                                | I/O    | The TGRB0 inputs capture input/output compare output/PWM output pins.                                                                                             |
| pulse unit                           | TIOCB1                                | I/O    | The TGRB1 inputs capture input/output compare output/PWM output pins.                                                                                             |
|                                      | TIOCB2                                | I/O    | The TGRB2 inputs capture input/output compare output/PWM output pins.                                                                                             |
|                                      | TIOCA3, TIOCB3,<br>TIOCC3, TIOCD3     | I/O    | The TGRA3 to TGRD3 input capture input/output compare output/PWM output pins.                                                                                     |
|                                      | TIOCA4, TIOCB4                        | I/O    | The TGRA4 and TGRB4 input capture input/output compare output/PWM output pins.                                                                                    |
|                                      | TIOCB5                                | I/O    | The TGRB5 inputs capture input/output compare output/PWM output pins.                                                                                             |
|                                      | TCLKA, TCLKB,<br>TCLKC, TCLKD         | Input  | Input pins for external clock signals.                                                                                                                            |
| Multi-function<br>timer pulse unit 2 | MTIOC0A, MTIOC0B,<br>MTIOC0C          | I/O    | The TGRA0 to TGRC0 input capture input/output compare output/PWM output pins.                                                                                     |
|                                      | MTIOC1A, MTIOC1B                      | I/O    | The TGRA1 and TGRB1 input capture input/output compare output/PWM output pins.                                                                                    |
|                                      | MTIOC2A, MTIOC2B                      | I/O    | The TGRA2 and TGRB2 input capture input/output compare output/PWM output pins.                                                                                    |
|                                      | MTIOC3A, MTIOC3B,<br>MTIOC3C, MTIOC3D | I/O    | The TGRA3 to TGRD3 input capture input/output compare output/PWM output pins.                                                                                     |
|                                      | MTIOC4A, MTIOC4B,<br>MTIOC4C, MTIOC4D | I/O    | The TGRA4 to TGRD4 input capture input/output compare output/PWM output pins.                                                                                     |
|                                      | MTCLKA, MTCLKB,<br>MTCLKC, MTCLKD     | Input  | Input pins for the external clock.                                                                                                                                |



| Classifications                 | Pin Name                      | I/O       | Description                                                                                                               |
|---------------------------------|-------------------------------|-----------|---------------------------------------------------------------------------------------------------------------------------|
| Port output<br>enable 2         | POE0#, POE1#, POE3#,<br>POE8# | Input     | Input pins for request signals to place the MTU pins in the high impedance state.                                         |
| Realtime clock                  | RTCOUT                        | Output    | Output pin for the 1-Hz/64-Hz clock.                                                                                      |
|                                 | RTCIC0, RTCIC1                | Input     | Time capture event input pins.                                                                                            |
| 8-bit timer                     | TMO0 to TMO2                  | Output    | Compare match output pins.                                                                                                |
|                                 | TMCI0 to TMCI3                | Input     | Input pins for the external clock to be input to the counter.                                                             |
|                                 | TMRI1 to TMRI3                | Input     | Counter reset input pins.                                                                                                 |
| Serial                          | Asynchronous mode/clock s     | synchrono | us mode                                                                                                                   |
| communications interface (SCIg) | SCK1, SCK5, SCK8              | I/O       | Input/output pins for the clock.                                                                                          |
| Internace (SCIg)                | RXD1, RXD5, RXD8              | Input     | Input pins for received data.                                                                                             |
|                                 | TXD1, TXD5, TXD8              | Output    | Output pins for transmitted data.                                                                                         |
|                                 | CTS1#, CTS5#, CTS8#           | Input     | Input pins for controlling the start of transmission and reception.                                                       |
|                                 | RTS1#, RTS5#, RTS8#           | Output    | Output pins for controlling the start of transmission and reception.                                                      |
|                                 | Simple I <sup>2</sup> C mode  |           |                                                                                                                           |
|                                 | SSCL1, SSCL5, SSCL8           | I/O       | Input/output pins for the I <sup>2</sup> C clock.                                                                         |
|                                 | SSDA1, SSDA5, SSDA8           | I/O       | Input/output pins for the I <sup>2</sup> C data.                                                                          |
|                                 | Simple SPI mode               |           |                                                                                                                           |
|                                 | SCK1, SCK5, SCK8              | I/O       | Input/output pins for the clock.                                                                                          |
|                                 | SMISO1, SMISO5, SMISO8        | I/O       | Input/output pins for slave transmit data.                                                                                |
|                                 | SMOSI1, SMOSI5, SMOSI8        | I/O       | Input/output pins for master transmit data.                                                                               |
|                                 | SS1#, SS5#, SS8#              | Input     | Slave-select input pins.                                                                                                  |
| IrDA interface                  | IRTXD5                        | Output    | Data output pin in the IrDA format.                                                                                       |
|                                 | IRRXD5                        | Input     | Data input pin in the IrDA format.                                                                                        |
| Serial                          | Asynchronous mode/clock s     | synchrono | us mode                                                                                                                   |
| communications                  | SCK12                         | I/O       | Input/output pin for the clock.                                                                                           |
| nterface (SCIh)                 | RXD12                         | Input     | Input pin for receiving data.                                                                                             |
|                                 | TXD12                         | Output    | Output pin for transmitting data.                                                                                         |
|                                 | CTS12#                        | Input     | Input pin for controlling the start of transmission and reception.                                                        |
|                                 | RTS12#                        | Output    | Output pin for controlling the start of transmission and reception.                                                       |
|                                 | Simple I <sup>2</sup> C mode  |           |                                                                                                                           |
|                                 | SSCL12                        | I/O       | Input/output pin for the I <sup>2</sup> C clock.                                                                          |
|                                 | SSDA12                        | I/O       | Input/output pin for the I <sup>2</sup> C data.                                                                           |
|                                 | Simple SPI mode               |           |                                                                                                                           |
|                                 | SCK12                         | I/O       | Input/output pin for the clock.                                                                                           |
|                                 | SMISO12                       | I/O       | Input/output pin for slave transmit data.                                                                                 |
|                                 | SMOSI12                       | I/O       | Input/output pin for master transmit data.                                                                                |
|                                 | SS12#                         | Input     | Slave-select input pin.                                                                                                   |
|                                 | Extended serial mode          |           |                                                                                                                           |
|                                 | RXDX12                        | Input     | Input pin for data reception by SCIf.                                                                                     |
|                                 | TXDX12                        | Output    | Output pin for data transmission by SCIf.                                                                                 |
|                                 | SIOX12                        | I/O       | Input/output pin for data reception or transmission by SCIf.                                                              |
| I <sup>2</sup> C bus interface  | SCL                           | I/O       | Input/output pin for I <sup>2</sup> C bus interface clocks. Bus can be directly driven b the N-channel open drain output. |
|                                 | SDA                           | I/O       | Input/output pin for I <sup>2</sup> C bus interface data. Bus can be directly driven by the N-channel open drain output.  |

RENESAS

#### Pin Functions (2/4) Table 1.4



| Classifications                  | Pin Name                                                             | I/O    | Description                                                                                                                                                     |
|----------------------------------|----------------------------------------------------------------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Serial peripheral                | RSPCKA                                                               | I/O    | Input/output pin for the RSPI clock.                                                                                                                            |
| interface                        | MOSIA                                                                | I/O    | Input/output pin for transmitting data from the RSPI master.                                                                                                    |
|                                  | MISOA                                                                | I/O    | Input/output pin for transmitting data from the RSPI slave.                                                                                                     |
|                                  | SSLA0                                                                | I/O    | Input/output pin to select the slave for the RSPI.                                                                                                              |
|                                  | SSLA1, SSLA3                                                         | Output | Output pins to select the slave for the RSPI.                                                                                                                   |
| Serial sound                     | SSISCK0                                                              | I/O    | SSI serial bit clock pin.                                                                                                                                       |
| interface                        | SSIWS0                                                               | I/O    | Word selection pin.                                                                                                                                             |
|                                  | SSITXD0                                                              | Output | Serial data output pin.                                                                                                                                         |
|                                  | SSIRXD0                                                              | Input  | Serial data input pin.                                                                                                                                          |
|                                  | AUDIO_MCLK                                                           | Input  | Master clock pin for audio.                                                                                                                                     |
| CAN module                       | CRXD0                                                                | Input  | Input pin                                                                                                                                                       |
|                                  | CTXD0                                                                | Output | Output pin                                                                                                                                                      |
| SD host                          | SDHI_CLK                                                             | Output | SD clock output pin                                                                                                                                             |
| interface                        | SDHI_CMD                                                             | I/O    | SD command output, response input signal pin                                                                                                                    |
|                                  | SDHI_D3 to SDHI_D0                                                   | I/O    | SD data bus pins                                                                                                                                                |
|                                  | SDHI_CD                                                              | Input  | SD card detection pin                                                                                                                                           |
|                                  | SDHI_WP                                                              | Input  | SD write-protect signal                                                                                                                                         |
| USB 2.0 host/<br>function module | VCC_USB                                                              | Input  | Power supply pin for USB. Connect this pin to VCC or connect this pin to VSS via a 0.33 $\mu F$ smoothing capacitor for stabilizing the internal power supply.  |
|                                  | VSS_USB                                                              | Input  | Ground pin for USB. Connect this pin to VSS.                                                                                                                    |
|                                  | USB0_DP                                                              | I/O    | D+ I/O pin of the USB on-chip transceiver.                                                                                                                      |
|                                  | USB0_DM                                                              | I/O    | D- I/O pin of the USB on-chip transceiver.                                                                                                                      |
|                                  | USB0_VBUS                                                            | Input  | USB cable connection monitor pin.                                                                                                                               |
|                                  | USB0_EXICEN                                                          | Output | Low-power control signal for the OTG chip.                                                                                                                      |
|                                  | USB0_VBUSEN                                                          | Output | VBUS (5 V) supply enable signal for the OTG chip.                                                                                                               |
|                                  | USB0_OVRCURA,<br>USB0_OVRCURB                                        | Input  | External overcurrent detection pins.                                                                                                                            |
|                                  | USB0_ID                                                              | Input  | Mini-AB connector ID input pin during operation in OTG mode.                                                                                                    |
| 12-bit A/D<br>converter          | AN000 to AN007, AN016 to AN020, AN027                                | Input  | Input pins for the analog signals to be processed by the A/D converter.                                                                                         |
|                                  | ADTRG0#                                                              | Input  | Input pin for the external trigger signal that start the A/D conversion.                                                                                        |
| 12-bit D/A<br>converter          | DA0, DA1                                                             | Output | Analog output pins of the D/A converter.                                                                                                                        |
| Comparator B                     | CMPB2, CMPB3                                                         | Input  | Input pin for the analog signal to be processed by comparator B.                                                                                                |
|                                  | CVREFB2, CVREFB3                                                     | Input  | Analog reference voltage supply pin for comparator B.                                                                                                           |
|                                  | CMPOB2, CMPOB3                                                       | Output | Output pin for comparator B.                                                                                                                                    |
| CTSU                             | TS2 to TS4, TS7, TS8,<br>TS12, TS13, TS22, TS23,<br>TS27, TS30, TS35 | Output | Electrostatic capacitance measurement pins (touch pins).                                                                                                        |
|                                  | TSCAP                                                                | Output | LPF connection pin.                                                                                                                                             |
| Analog power<br>supply           | AVCC0                                                                | Input  | Analog voltage supply pin for the 12-bit A/D converter and D/A converter.<br>Connect this pin to VCC when not using the 12-bit A/D converter and D/A converter. |
|                                  | AVSS0                                                                | Input  | Analog ground pin for the 12-bit A/D converter and D/A converter. Connect this pin to VSS when not using the 12-bit A/D converter and D/A converter             |
|                                  | VREFH0                                                               | Input  | Analog reference voltage supply pin for the 12-bit A/D converter.                                                                                               |
|                                  | VREFL0                                                               | Input  | Analog reference ground pin for the 12-bit A/D converter.                                                                                                       |

### Table 1.4Pin Functions (3/4)



| Classifications         | Pin Name                | I/O    | Description                                                                                                                                                |
|-------------------------|-------------------------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------|
| I/O ports               | P03, P05, P07           | I/O    | 3-bit input/output pins.                                                                                                                                   |
|                         | P14 to P17              | I/O    | 4-bit input/output pins.                                                                                                                                   |
|                         | P21, P22, P25 to P27    | I/O    | 5-bit input/output pins.                                                                                                                                   |
|                         | P30, P31, P35 to P37    | I/O    | 5-bit input/output pins (P35 input pin).                                                                                                                   |
|                         | P40 to P47              | I/O    | 8-bit input/output pins.                                                                                                                                   |
|                         | PB0, PB1, PB3, PB5, PB7 | I/O    | 5-bit input/output pins.                                                                                                                                   |
|                         | PC0, PC2 to PC7         | I/O    | 7-bit input/output pins.                                                                                                                                   |
|                         | PD3                     | I/O    | 1-bit input/output pins.                                                                                                                                   |
|                         | PE0 to PE4              | I/O    | 5-bit input/output pins.                                                                                                                                   |
|                         | PJ3                     | I/O    | 1-bit input/output pin.                                                                                                                                    |
| Bluetooth low<br>energy | ANT                     | I/O    | RF single I/O pin for RF transceiver<br>Set the impedance of the signal line to 50 $\Omega$ .                                                              |
|                         | INT_ANT                 | I/O    | Internal antenna connection pin<br>Externally connect this pin to the ANT pin.                                                                             |
|                         | DCLOUT                  | Output | RF transceiver power-supply output pin                                                                                                                     |
|                         | DCLIN_A, DCLIN_D        | Input  | RF transceiver power-supply output connection pin<br>In the case of an 83-pin LGA product, these pins should be externally<br>connected to the DCLOUT pin. |
|                         | VCC_RF                  | Input  | RF transceiver power supply pin                                                                                                                            |
|                         | AVCC_RF                 | Input  | RF transceiver power supply pin                                                                                                                            |
|                         | VSS_RF                  | Input  | RF transceiver ground pin                                                                                                                                  |

### Table 1.4Pin Functions (4/4)



# 1.5 Pin Assignments

1.5.1 85-Pin BGA



Figure 1.4 Pin Assignments of the 85-Pin BGA

# 1.5.2 83-Pin LGA

|                                                                                                                                    | RX23W Group<br>PTLG0083KA-A<br>(83-pin LGA)<br>(Upper perspective view)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                                             | $\begin{array}{cccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|                                                                                                                                    | 5 6 7 8 9 10 11                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| VCCSAONALP03P05LaofVCLPJ3VSS_RFMDRES#VSS_RFXCINP35VSS_RFXCOUTP31VSS_RFXCOUTP31VSS_RFVBATTP20VSS_RFVBATTP26SaP25P17SaP22Laonegative | MHAN       FA       MA       MA       PE1         MA       MA       MA       PE2       VSS.RF         MA       MA       MA       PE3       VSS.RF         MA       MA       MA       PE4       VSS.RF         MA       MA       MA       PE4       VSS.RF         MA       MA       MA       PE4       VSS.RF         MA       MA       MA       VSS.RF       PE4       VSS.RF         VSS.RF       VSS.RF       PE4       VSS.RF       VSS.RF         VSS.RF       VSS.RF       PE3       VSS.RF         VSS.RF       PE4       VSS.RF       VSS.RF         VSS.RF       PE3       VSS.RF       VSS.RF         VSS.RF       PE3       VSS.RF       VSS.RF         VSS.RF       PE3       VSS.RF       PE3         VSS.RF       PE3       VSS.RF       PE4       VSS.RF         VSS.RF       PE3       VSS.RF       PE3       VSS.RF         VSS.RF       PE3       VSS.RF       PE3       VSS.RF         PE4       VSS.RF       PE4       VSS.RF       PE3         VSS.RF       PE3       VSS.RF       PE |

Figure 1.5 Pin As



#### 1.5.3 56-Pin QFN



Figure 1.6 Pin Assignments of the 56-Pin QFN



# 1.6 List of Pins and Pin Functions

# 1.6.1 85-Pin BGA

# Table 1.5 List of Pins and Pin Functions (85-Pin BGA) (1/2)

| Pin<br>No. | Power Supply,<br>Clock, System<br>Control | I/O Port                                                   | Timers<br>(MTU, TPU, TMR, RTC, CMT,<br>POE, CAC) | Communications<br>(SCI, RSPI, RIIC, RSCAN, USB,<br>SSI)                | Memory<br>Interface<br>(SDHI) | Touch<br>sensing | Others           |
|------------|-------------------------------------------|------------------------------------------------------------|--------------------------------------------------|------------------------------------------------------------------------|-------------------------------|------------------|------------------|
| A1         |                                           | P25                                                        | MTIOC4C/MTCLKB/TIOCA4                            |                                                                        |                               | TS4              | ADTRG0#          |
| A2         |                                           | P30                                                        | MTIOC4B/TMRI3/POE8#/<br>RTCIC0                   | RXD1/SMISO1/SSCL1/<br>AUDIO_MCLK                                       |                               |                  | IRQ0/CMPOB3      |
| A3         | VCC                                       |                                                            |                                                  |                                                                        |                               |                  |                  |
| A4         | EXTAL                                     | P36                                                        |                                                  |                                                                        |                               |                  |                  |
| A5         | VSS                                       |                                                            |                                                  |                                                                        |                               |                  |                  |
| A6         | XTAL                                      | P37                                                        |                                                  |                                                                        |                               |                  |                  |
| A7         | XCOUT                                     |                                                            |                                                  |                                                                        |                               |                  |                  |
| A8         | XCIN                                      |                                                            |                                                  |                                                                        |                               |                  |                  |
| A9         | VCL                                       |                                                            |                                                  |                                                                        |                               |                  |                  |
| A10        | AVSS0                                     |                                                            |                                                  |                                                                        |                               |                  |                  |
| B1         |                                           | P17                                                        | MTIOC3A/MTIOC3B/TMO1/<br>POE8#/TIOCB0/TCLKD      | SCK1/MISOA/SDA/SSITXD0                                                 |                               |                  | IRQ7/CMPOB2      |
| B2         |                                           | P26 MTIOC2A/TMO1 TXD1/SMOSI1/SSDA1/SSIRXD0/<br>USB0_VBUSEN |                                                  |                                                                        | TS3                           | CMPB3            |                  |
| B3         |                                           | P27                                                        | MTIOC2B/TMCI3                                    | SCK1/SSIWS0                                                            | 1                             | TS2              | CVREFB3          |
| B4         |                                           | P31                                                        | MTIOC4D/TMCI2/RTCIC1                             | CTS1#/RTS1#/SS1#/SSISCK0                                               |                               |                  | IRQ1             |
| B5         | UPSEL                                     | P35                                                        |                                                  |                                                                        |                               |                  | NMI              |
| B6         | RES#                                      |                                                            |                                                  |                                                                        |                               |                  |                  |
| B7         | MD                                        |                                                            |                                                  |                                                                        |                               |                  | FINED            |
| B8         |                                           | P03                                                        |                                                  |                                                                        |                               |                  | DA0              |
| B9         |                                           | P05                                                        |                                                  |                                                                        |                               |                  | DA1              |
| B10        | AVCC0                                     |                                                            |                                                  |                                                                        |                               |                  |                  |
| C1         |                                           | P14                                                        | MTIOC3A/MTCLKA/TMRI2/<br>TIOCB5/TCLKA            | CTS1#/RTS1#/SS1#/CTXD0/<br>USB0_OVRCURA                                |                               | TS13             | IRQ4/<br>CVREFB2 |
| C2         |                                           | P15                                                        | MTIOC0B/MTCLKB/TMCI2/<br>TIOCB2/TCLKB            | RXD1/SMISO1/SSCL1/CRXD0                                                |                               | TS12             | IRQ5/CMPB2       |
| C3         |                                           | P16                                                        | MTIOC3C/MTIOC3D/TMO2/<br>TIOCB1/TCLKC/RTCOUT     | TXD1/SMOSI1/SSDA1/MOSIA/SCL/<br>USB0_VBUS/USB0_VBUSEN/<br>USB0_OVRCURB |                               |                  | IRQ6/<br>ADTRG0# |
| C4         |                                           | P22                                                        | MTIOC3B/MTCLKC/TMO0/<br>TIOCC3                   | USB0_OVRCURB/AUDIO_MCLK                                                |                               | TS7              |                  |
| C5         | VBATT                                     |                                                            |                                                  |                                                                        |                               |                  |                  |
| C6         |                                           | PJ3                                                        | MTIOC3C                                          |                                                                        |                               |                  |                  |
| C7         |                                           | P07                                                        |                                                  |                                                                        |                               |                  | ADTRG0#          |
| C8         |                                           | P41                                                        |                                                  |                                                                        |                               |                  | AN001            |
| C9         |                                           | P40                                                        |                                                  |                                                                        |                               |                  | AN000            |
| C10        | VREFH0                                    |                                                            |                                                  |                                                                        |                               |                  |                  |
| D1         |                                           |                                                            |                                                  | USB0_DM                                                                |                               |                  |                  |
| D2         | VCC_USB                                   |                                                            |                                                  |                                                                        |                               |                  |                  |
| D3         |                                           | P21                                                        | MTIOC1B/TMCI0/TIOCA3                             | USB0_EXICEN/SSIWS0                                                     |                               | TS8              |                  |
| D4         | VSS_RF                                    |                                                            |                                                  |                                                                        |                               |                  |                  |
| D8         |                                           | P42                                                        |                                                  |                                                                        |                               |                  | AN002            |
| D9         |                                           | P43                                                        |                                                  |                                                                        |                               |                  | AN003            |
| D10        | VREFL0                                    |                                                            |                                                  |                                                                        |                               |                  |                  |
| E1         |                                           |                                                            |                                                  | USB0_DP                                                                |                               |                  |                  |
| E2         | VSS_USB                                   |                                                            |                                                  |                                                                        |                               |                  |                  |
| E3         | VSS_RF                                    |                                                            |                                                  |                                                                        |                               |                  |                  |
| E8         |                                           | P46                                                        |                                                  |                                                                        |                               |                  | AN006            |
| E9         |                                           | P45                                                        |                                                  |                                                                        |                               |                  | AN005            |
| E10        |                                           | P44                                                        |                                                  |                                                                        |                               |                  | AN004            |
| F1         | UB                                        | PC7                                                        | MTIOC3A/MTCLKB/TMO2                              | TXD8/SMOSI8/SSDA8/MISOA                                                |                               |                  | CACREF           |



| Pin<br>No.     | Power Supply,<br>Clock, System<br>Control | I/O Port                                             | Timers<br>(MTU, TPU, TMR, RTC, CMT,<br>POE, CAC) | Communications<br>(SCI, RSPI, RIIC, RSCAN, USB,<br>SSI) | Memory<br>Interface<br>(SDHI) | Touch sensing | Others              |
|----------------|-------------------------------------------|------------------------------------------------------|--------------------------------------------------|---------------------------------------------------------|-------------------------------|---------------|---------------------|
| -2             |                                           | PC6                                                  | MTIOC3C/MTCLKA/TMCI2                             | RXD8/SMISO8/SSCL8/MOSIA/<br>USB0_EXICEN                 |                               | TS22          |                     |
| F3             | VSS_RF                                    |                                                      |                                                  |                                                         |                               |               |                     |
| -8             | VSS_RF                                    |                                                      |                                                  |                                                         |                               |               |                     |
| F9             |                                           | PD3                                                  | POE8#                                            |                                                         |                               |               | AN027               |
| F10            |                                           | P47                                                  |                                                  |                                                         |                               |               | AN007/<br>CLKOUT_RF |
| G1             |                                           | PC4                                                  | MTIOC3D/MTCLKC/TMCI1/<br>POE0#                   | CTS8#/RTS8#/SS8#/SSLA0/SCK5                             | SDHI_D1                       | TSCAP         |                     |
| G2             |                                           | PC5                                                  | MTIOC3B/MTCLKD/TMRI2                             | SCK8/RSPCKA/USB0_ID                                     |                               | TS23          |                     |
| G3             | VSS_RF                                    |                                                      |                                                  |                                                         |                               |               |                     |
| G8             | VSS_RF                                    |                                                      |                                                  |                                                         |                               |               |                     |
| <b>3</b> 9     |                                           | PE0                                                  |                                                  | SCK12                                                   |                               |               | AN016               |
| G10            | DCLIN_A                                   |                                                      |                                                  |                                                         |                               |               |                     |
| -11            |                                           | PC3 MTIOC4D/TCLKB TXD5/SMOSI5/SSDA5/IRTXD5           |                                                  | SDHI_D0                                                 | TS27                          |               |                     |
| H2             |                                           | PC2 MTIOC4D/TCLKB TXD5/SMISO5/SSCL5/SSLA3/<br>IRRXD5 |                                                  | SDHI_D3                                                 | TS30                          |               |                     |
| -13            | VSS_RF                                    |                                                      |                                                  |                                                         |                               |               |                     |
| H4             |                                           | PB3                                                  | MTIOC0A/MTIOC4A/TMO0/<br>POE3#/TIOCD3/TCLKD      |                                                         | SDHI_WP                       |               |                     |
| H5             | VSS_RF                                    |                                                      |                                                  |                                                         |                               |               |                     |
| 16             | VSS_RF                                    |                                                      |                                                  |                                                         |                               |               |                     |
| 17             | <br>VSS_RF                                |                                                      |                                                  |                                                         |                               |               |                     |
| <del>1</del> 8 | _                                         | PE3                                                  | MTIOC4B/POE8#                                    | CTS12#/RTS12#/SS12#/<br>AUDIO_MCLK                      |                               |               | AN019/<br>CLKOUT    |
| -19            |                                           | PE2                                                  | MTIOC4A                                          | RXD12/RXDX12/SMISO12/SSCL12                             |                               |               | IRQ7/AN018          |
| H10            | DCLIN_D                                   |                                                      |                                                  |                                                         |                               |               |                     |
| J1             | _                                         | PC0                                                  | MTIOC3C/TCLKC                                    | CTS5#/RTS5#/SS5#/SSLA1                                  |                               | TS35          |                     |
| 12             | VSS_RF                                    |                                                      |                                                  |                                                         |                               |               |                     |
| J3             | _                                         | PB7                                                  | MTIOC3B/TIOCB5                                   |                                                         | SDHI_D2                       |               |                     |
| J4             |                                           | PB5                                                  | MTIOC2A/MTIOC1B/TMRI1/<br>POE1#/TIOCB4           | USB0_VBUS                                               | SDHI_CD                       |               |                     |
| J5             |                                           | PB1                                                  | MTIOC0C/MTIOC4C/TMCI0/<br>TIOCB3                 |                                                         | SDHI_CLK                      |               | IRQ4                |
| 16             | <u> </u>                                  | PB0                                                  | TIOCA3                                           | RSPCKA                                                  | SDHI_CMD                      | 1             | <u> </u>            |
| J7             | VSS_RF                                    |                                                      |                                                  | 1                                                       |                               | 1             | <u> </u>            |
| J8             |                                           | PE4                                                  | MTIOC4D/MTIOC1A                                  |                                                         |                               |               | AN020/<br>CLKOUT    |
| 19             |                                           | PE1                                                  | MTIOC4C                                          | TXD12/TXDX12/SIOX12/SMOSI12/<br>SSDA12                  | 1                             |               | AN017               |
| J10            | VCC_RF                                    |                                                      |                                                  | 1                                                       |                               | 1             | <u> </u>            |
| <b>&lt;</b> 1  | VSS_RF                                    |                                                      |                                                  |                                                         |                               |               |                     |
| <b>&lt;</b> 2  |                                           |                                                      |                                                  |                                                         |                               | -             | ANT                 |
| <3             | VSS_RF                                    |                                                      |                                                  |                                                         |                               |               |                     |
| (4             | VCC                                       |                                                      |                                                  |                                                         |                               |               |                     |
| <5             | VSS                                       |                                                      |                                                  | 1                                                       |                               | ł             | <u> </u>            |
| <6             | XTAL2_RF                                  |                                                      |                                                  | 1                                                       |                               | 1             |                     |
| <7             | XTAL1_RF                                  |                                                      |                                                  | 1                                                       |                               |               |                     |
| (8             | AVCC_RF                                   |                                                      |                                                  |                                                         |                               |               |                     |
| <9             | DCLOUT                                    |                                                      |                                                  |                                                         |                               |               |                     |
| <10            | VSS_RF                                    | <u> </u>                                             |                                                  |                                                         |                               | +             | <u> </u>            |

| Table 1.5 Li | ist of Pins and Pin Functions | (85-Pin BGA) (2/2) |
|--------------|-------------------------------|--------------------|
|--------------|-------------------------------|--------------------|

# 1.6.2 83-Pin LGA

| Pin<br>No. | Power Supply,<br>Clock, System<br>Control | I/O Port | Timers<br>(MTU, TPU, TMR, RTC, CMT,<br>POE, CAC) | Communications<br>(SCI, RSPI, RIIC, RSCAN, USB,<br>SSI)                | Memory<br>Interface<br>(SDHI) | Touch<br>sensing | Others              |
|------------|-------------------------------------------|----------|--------------------------------------------------|------------------------------------------------------------------------|-------------------------------|------------------|---------------------|
| 1          |                                           | P22      | MTIOC3B/MTCLKC/TMO0/<br>TIOCC3                   | USB0_OVRCURB/AUDIO_MCLK                                                |                               | TS7              |                     |
| 2          |                                           | P21      | MTIOC1B/TMCI0/TIOCA3                             | USB0_EXICEN/SSIWS0                                                     |                               | TS8              |                     |
| 3          | VCC_USB                                   |          |                                                  |                                                                        |                               |                  |                     |
| 4          |                                           |          |                                                  | USB0_DM                                                                |                               |                  |                     |
| 5          |                                           |          |                                                  | USB0_DP                                                                |                               |                  |                     |
| 6          | VSS_USB                                   |          |                                                  |                                                                        |                               |                  |                     |
| 7          |                                           | PC5      | MTIOC3B/MTCLKD/TMRI2                             | SCK8/RSPCKA/USB0_ID                                                    |                               | TS23             |                     |
| 8          |                                           | PC3      | MTIOC4D/TCLKB                                    | TXD5/SMOSI5/SSDA5/IRTXD5                                               | SDHI_D0                       | TS27             |                     |
| 9          | VSS_RF                                    |          |                                                  |                                                                        |                               |                  |                     |
| 10         |                                           |          |                                                  |                                                                        |                               |                  | ANT                 |
| 11         |                                           |          |                                                  |                                                                        |                               |                  | INT_ANT             |
| 12         | VSS_RF                                    |          |                                                  |                                                                        |                               |                  |                     |
| 13         | VSS_RF                                    |          |                                                  |                                                                        |                               |                  |                     |
| 14         | VSS_RF                                    |          |                                                  |                                                                        |                               |                  |                     |
| 15         | VSS_RF                                    |          |                                                  |                                                                        |                               |                  |                     |
| 16         | VSS_RF                                    |          |                                                  |                                                                        |                               |                  |                     |
| 17         | VSS_RF                                    |          |                                                  |                                                                        |                               |                  |                     |
| 18         | VSS_RF                                    |          |                                                  |                                                                        |                               |                  |                     |
| 19         | VSS_RF                                    |          |                                                  |                                                                        |                               |                  |                     |
| 20         | VSS_RF                                    |          |                                                  |                                                                        |                               |                  |                     |
| 21         |                                           | PE1      | MTIOC4C                                          | TXD12/TXDX12/SIOX12/SMOSI12/<br>SSDA12                                 |                               |                  | AN017               |
| 22         |                                           | PE0      |                                                  | SCK12                                                                  |                               |                  | AN016               |
| 23         |                                           | P45      |                                                  |                                                                        |                               |                  | AN005               |
| 24         |                                           | P47      |                                                  |                                                                        |                               |                  | AN007/<br>CLKOUT_RF |
| 25         |                                           | P43      |                                                  |                                                                        |                               |                  | AN003               |
| 26         | VREFL0                                    |          |                                                  |                                                                        |                               |                  |                     |
| 27         | VREFH0                                    |          |                                                  |                                                                        |                               |                  |                     |
| 28         | AVCC0                                     |          |                                                  |                                                                        |                               |                  |                     |
| 29         | AVSS0                                     |          |                                                  |                                                                        |                               |                  |                     |
| 30         | VSS                                       |          |                                                  |                                                                        |                               |                  |                     |
| 31         | VCC                                       |          |                                                  |                                                                        |                               |                  |                     |
| 32         |                                           | P03      |                                                  |                                                                        |                               |                  | DA0                 |
| 33         | VCL                                       |          |                                                  |                                                                        |                               |                  |                     |
| 34         | MD                                        |          |                                                  |                                                                        |                               |                  | FINED               |
| 35         | XCIN                                      |          |                                                  |                                                                        |                               |                  |                     |
| 36         | XCOUT                                     |          |                                                  |                                                                        |                               |                  |                     |
| 37         | XTAL                                      | P37      |                                                  |                                                                        |                               |                  |                     |
| 38         | EXTAL                                     | P36      |                                                  |                                                                        |                               |                  |                     |
| 39         | VBATT                                     |          |                                                  |                                                                        |                               |                  |                     |
| 40         |                                           | P25      | MTIOC4C/MTCLKB/TIOCA4                            |                                                                        |                               | TS4              | ADTRG0#             |
| 41         |                                           | P16      | MTIOC3C/MTIOC3D/TMO2/<br>TIOCB1/TCLKC/RTCOUT     | TXD1/SMOSI1/SSDA1/MOSIA/SCL/<br>USB0_VBUS/USB0_VBUSEN/<br>USB0_OVRCURB |                               |                  | IRQ6/<br>ADTRG0#    |
| 42         |                                           | P15      | MTIOC0B/MTCLKB/TMCI2/<br>TIOCB2/TCLKB            |                                                                        |                               | TS12             | IRQ5/CMPB2          |
| 43         |                                           | P14      | MTIOC3A/MTCLKA/TMRI2/<br>TIOCB5/TCLKA            | CTS1#/RTS1#/SS1#/CTXD0/<br>USB0_OVRCURA                                |                               | TS13             | IRQ4/<br>CVREFB2    |
| 44         | UB                                        | PC7      | MTIOC3A/MTCLKB/TMO2                              | TXD8/SMOSI8/SSDA8/MISOA                                                |                               |                  | CACREF              |
| 45         |                                           | PC6      | MTIOC3C/MTCLKA/TMCI2                             | RXD8/SMISO8/SSCL8/MOSIA/<br>USB0_EXICEN                                |                               | TS22             |                     |
| 46         |                                           | PC4      | MTIOC3D/MTCLKC/TMCI1/<br>POE0#                   | CTS8#/RTS8#/SS8#/SSLA0/SCK5                                            | SDHI_D1                       | TSCAP            |                     |

# Table 1.6 List of Pins and Pin Functions (83-Pin LGA) (1/2)



| Pin<br>No. |          |     | Clock, System                               | Clock, System (MTU, TPU, TMR, RTC, C      |          | (MTU, TPU, TMR, RTC, CMT, | Communications<br>(SCI, RSPI, RIIC, RSCAN, USB,<br>SSI) | Memory<br>Interface<br>(SDHI) | Touch sensing | Others |
|------------|----------|-----|---------------------------------------------|-------------------------------------------|----------|---------------------------|---------------------------------------------------------|-------------------------------|---------------|--------|
| 47         |          | PC0 | MTIOC3C/TCLKC                               | CTS5#/RTS5#/SS5#/SSLA1                    |          | TS35                      |                                                         |                               |               |        |
| 48         |          | PC2 | MTIOC4B/TCLKA                               | RXD5/SMISO5/SSCL5/SSLA3/<br>IRRXD5        | SDHI_D3  | TS30                      |                                                         |                               |               |        |
| 49         |          | PB7 | MTIOC3B/TIOCB5                              |                                           | SDHI_D2  |                           |                                                         |                               |               |        |
| 50         |          | PB5 | MTIOC2A/MTIOC1B/TMRI1/<br>POE1#/TIOCB4      | USB0_VBUS                                 | SDHI_CD  |                           |                                                         |                               |               |        |
| 51         |          | PB3 | MTIOC0A/MTIOC4A/TMO0/<br>POE3#/TIOCD3/TCLKD |                                           | SDHI_WP  |                           |                                                         |                               |               |        |
| 52         |          | PB1 | MTIOC0C/MTIOC4C/TMCI0/<br>TIOCB3            |                                           | SDHI_CLK |                           | IRQ4                                                    |                               |               |        |
| 53         |          | PB0 | TIOCA3                                      | RSPCKA                                    | SDHI_CMD |                           |                                                         |                               |               |        |
| 54         |          | PE4 | MTIOC4D/MTIOC1A                             |                                           |          |                           | AN020/<br>CLKOUT                                        |                               |               |        |
| 55         |          | PE3 | MTIOC4B/POE8#                               | CTS12#/RTS12#/SS12#/<br>AUDIO_MCLK        |          |                           | AN019/<br>CLKOUT                                        |                               |               |        |
| 56         |          | PE2 | MTIOC4A                                     | RXD12/RXDX12/SMISO12/SSCL12               |          |                           | IRQ7/AN018                                              |                               |               |        |
| 57         |          | PD3 | POE8#                                       |                                           |          |                           | AN027                                                   |                               |               |        |
| 58         |          | P46 |                                             |                                           |          |                           | AN006                                                   |                               |               |        |
| 59         |          | P44 |                                             |                                           |          |                           | AN004                                                   |                               |               |        |
| 60         |          | P42 |                                             |                                           |          |                           | AN002                                                   |                               |               |        |
| 61         |          | P41 |                                             |                                           |          |                           | AN001                                                   |                               |               |        |
| 62         |          | P40 |                                             |                                           |          |                           | AN000                                                   |                               |               |        |
| 63         |          | P07 |                                             |                                           |          |                           | ADTRG0#                                                 |                               |               |        |
| 64         |          | P05 |                                             |                                           |          |                           | DA1                                                     |                               |               |        |
| 65         |          | PJ3 | MTIOC3C                                     |                                           |          |                           |                                                         |                               |               |        |
| 66         | RES#     |     |                                             |                                           |          |                           |                                                         |                               |               |        |
| 67         | UPSEL    | P35 |                                             |                                           |          |                           | NMI                                                     |                               |               |        |
| 68         |          | P31 | MTIOC4D/TMCI2/RTCIC1                        | CTS1#/RTS1#/SS1#/SSISCK0                  |          |                           | IRQ1                                                    |                               |               |        |
| 69         |          | P30 | MTIOC4B/TMRI3/POE8#/<br>RTCIC0              | RXD1/SMISO1/SSCL1/<br>AUDIO_MCLK          |          |                           | IRQ0/CMPOB3                                             |                               |               |        |
| 70         |          | P27 | MTIOC2B/TMCI3                               | SCK1/SSIWS0                               |          | TS2                       | CVREFB3                                                 |                               |               |        |
| 71         |          | P26 | MTIOC2A/TMO1                                | TXD1/SMOSI1/SSDA1/SSIRXD0/<br>USB0_VBUSEN |          | TS3                       | CMPB3                                                   |                               |               |        |
| 72         |          | P17 | MTIOC3A/MTIOC3B/TMO1/<br>POE8#/TIOCB0/TCLKD | SCK1/MISOA/SDA/SSITXD0                    |          |                           | IRQ7/CMPOB2                                             |                               |               |        |
| 73         | VSS_RF   |     |                                             |                                           |          |                           |                                                         |                               |               |        |
| 74         | XTAL1_RF |     |                                             |                                           |          |                           |                                                         |                               |               |        |
| 75         | XTAL2_RF |     |                                             |                                           |          |                           |                                                         |                               |               |        |
| 76         | DCLOUT   |     |                                             |                                           |          |                           |                                                         |                               |               |        |
| 77         | DCLIN_D  |     |                                             |                                           |          |                           |                                                         |                               |               |        |
| 78         | DCLIN_A  |     |                                             |                                           |          |                           |                                                         |                               |               |        |
| 79         | VSS_RF   |     |                                             |                                           |          |                           |                                                         |                               |               |        |
| 80         | VSS_RF   |     |                                             |                                           |          |                           |                                                         |                               |               |        |
| 81         | VSS_RF   |     |                                             |                                           |          |                           |                                                         |                               |               |        |
| 82         | VSS_RF   |     |                                             |                                           |          |                           |                                                         |                               |               |        |
| 83         | VSS_RF   |     |                                             |                                           |          |                           |                                                         |                               |               |        |

### Table 1.6 List of Pins and Pin Functions (83-Pin LGA) (2/2)

# 1.6.3 56-Pin QFN

# Table 1.7 List of Pins and Pin Functions (56-Pin QFN) (1/2)

| Pin<br>No. | Power Supply,<br>Clock, System<br>Control | I/O Port   | Timers<br>(MTU, TPU, TMR, RTC, CMT, POE,<br>CAC) | Communications<br>(SCI, RSPI, RIIC, RSCAN, USB, SSI)                   | Touch<br>sensing | Others       |  |
|------------|-------------------------------------------|------------|--------------------------------------------------|------------------------------------------------------------------------|------------------|--------------|--|
| 1          | VCL                                       |            |                                                  |                                                                        |                  |              |  |
|            | MD                                        |            |                                                  |                                                                        |                  | FINED        |  |
|            | XCIN                                      |            |                                                  |                                                                        |                  |              |  |
|            | XCOUT                                     |            |                                                  |                                                                        |                  |              |  |
|            | RES#                                      |            |                                                  |                                                                        |                  |              |  |
|            | XTAL                                      | P37        |                                                  |                                                                        |                  |              |  |
|            | VSS                                       |            |                                                  |                                                                        |                  |              |  |
|            | EXTAL                                     | P36        |                                                  |                                                                        |                  |              |  |
|            | VCC                                       |            |                                                  |                                                                        |                  |              |  |
| 0          | UPSEL                                     | P35        |                                                  |                                                                        |                  | NMI          |  |
| 1          |                                           | P31        | MTIOC4D/TMCI2/RTCIC1                             | CTS1#/RTS1#/SS1#/SSISCK0                                               |                  | IRQ1         |  |
| 2          |                                           | P30        | MTIOC4B/TMRI3/POE8#/RTCIC0                       | RXD1/SMISO1/SSCL1/AUDIO_MCLK                                           |                  | IRQ0/CMPOB3  |  |
| 3          |                                           | P27        | MTIOC2B/TMCI3                                    | SCK1/SSIWS0                                                            | TS2              | CVREFB3      |  |
| 4          |                                           | P26        | MTIOC2A/TMO1                                     | TXD1/SMOSI1/SSDA1/SSIRXD0/<br>USB0_VBUSEN                              | TS3              | СМРВЗ        |  |
| 5          |                                           | P17        | MTIOC3A/MTIOC3B/TMO1/POE8#/<br>TIOCB0/TCLKD      | SCK1/MISOA/SDA/SSITXD0                                                 |                  | IRQ7/CMPOB2  |  |
| 6          |                                           | P16        | MTIOC3C/MTIOC3D/TMO2/TIOCB1/<br>TCLKC/RTCOUT     | TXD1/SMOSI1/SSDA1/MOSIA/SCL/<br>USB0_VBUS/USB0_VBUSEN/<br>USB0_OVRCURB |                  | IRQ6/ADTRG0# |  |
| 7          |                                           | P15        | MTIOC0B/MTCLKB/TMCl2/TIOCB2/<br>TCLKB            | RXD1/SMISO1/SSCL1/CRXD0                                                | TS12             | IRQ5/CMPB2   |  |
| 8          |                                           | P14        | MTIOC3A/MTCLKA/TMRI2/TIOCB5/<br>TCLKA            | CTS1#/RTS1#/SS1#/CTXD0/<br>USB0_OVRCURA                                | TS13             | IRQ4/CVREFB2 |  |
| 9          | VCC_USB                                   |            |                                                  |                                                                        |                  |              |  |
| 0          |                                           |            |                                                  | USB0_DM                                                                |                  |              |  |
| 1          |                                           |            |                                                  | USB0_DP                                                                |                  |              |  |
| 2          | VSS_USB                                   |            |                                                  |                                                                        |                  |              |  |
| 3          | UB                                        | PC7        | MTIOC3A/MTCLKB/TMO2                              | TXD8/SMOSI8/SSDA8/MISOA                                                |                  | CACREF       |  |
| 4          |                                           | PC6        | MTIOC3C/MTCLKA/TMCI2                             | RXD8/SMISO8/SSCL8/MOSIA/<br>USB0_EXICEN                                | TS22             |              |  |
| 5          |                                           | PC5        | MTIOC3B/MTCLKD/TMRI2                             | SCK8/RSPCKA/USB0_ID                                                    | TS23             |              |  |
| 6          |                                           | PC4        | MTIOC3D/MTCLKC/TMCI1/POE0#                       | CTS8#/RTS8#/SS8#/SSLA0/SCK5                                            | TSCAP            |              |  |
| 7          |                                           | PC3        | MTIOC4D/TCLKB                                    | TXD5/SMOSI5/SSDA5/IRTXD5                                               | TS27             |              |  |
| 8          | VSS_RF                                    |            |                                                  |                                                                        |                  |              |  |
| 9          | _                                         | PC2        | MTIOC4B/TCLKA                                    | RXD5/SMISO5/SSCL5/SSLA3/IRRXD5                                         | TS30             |              |  |
| 0          |                                           | PC0        | MTIOC3C/TCLKC                                    | CTS5#/RTS5#/SS5#/SSLA1                                                 | TS35             |              |  |
| 1          |                                           | PB7        | MTIOC3B/TIOCB5                                   |                                                                        |                  |              |  |
| 2          |                                           |            |                                                  |                                                                        |                  | ANT          |  |
| 3          |                                           | PB1        | MTIOC0C/MTIOC4C/TMCI0/TIOCB3                     |                                                                        |                  | IRQ4         |  |
| 4          | VCC                                       |            |                                                  |                                                                        |                  |              |  |
| 5          |                                           | PB0        | TIOCA3                                           | RSPCKA                                                                 |                  |              |  |
| 6          | VSS                                       | . 50       |                                                  |                                                                        |                  |              |  |
| 7          | XTAL2_RF                                  |            |                                                  | 1                                                                      |                  |              |  |
| 8          | XTAL2_RF                                  |            |                                                  |                                                                        |                  |              |  |
| o<br>9     | AVCC_RF                                   |            |                                                  | 1                                                                      |                  |              |  |
| 9<br>0     | DCLOUT                                    |            |                                                  |                                                                        |                  |              |  |
|            | DOLOUT                                    | PE4        | MTIOC4D/MTIOC1A                                  |                                                                        |                  | AN020/CLKOU  |  |
| 1<br>2     |                                           | PE4<br>PE3 | MTIOC4D/MTIOC1A<br>MTIOC4B/POE8#                 | AUDIO_MCLK                                                             |                  |              |  |
|            |                                           | PE3<br>PE2 |                                                  |                                                                        |                  | AN019/CLKOU  |  |
| 3          |                                           | FE2        | MTIOC4A                                          |                                                                        |                  | IRQ7/AN018   |  |
| 4          | VCC_RF                                    |            |                                                  |                                                                        |                  |              |  |
| 5<br>6     | DCLIN_D                                   |            |                                                  |                                                                        |                  |              |  |
|            | DCLIN_A                                   | 1          | 1                                                |                                                                        | 1                | 1            |  |



| Pin<br>No. | Power Supply,<br>Clock, System<br>Control | I/O Port | Timers<br>(MTU, TPU, TMR, RTC, CMT, POE,<br>CAC) | Communications<br>(SCI, RSPI, RIIC, RSCAN, USB, SSI) | Touch<br>sensing | Others              |
|------------|-------------------------------------------|----------|--------------------------------------------------|------------------------------------------------------|------------------|---------------------|
| 48         |                                           | P47      |                                                  |                                                      |                  | AN007/<br>CLKOUT_RF |
| 49         |                                           | P46      |                                                  |                                                      |                  | AN006               |
| 50         |                                           | P45      |                                                  |                                                      |                  | AN005               |
| 51         |                                           | P41      |                                                  |                                                      |                  | AN001               |
| 52         | VREFL0                                    |          |                                                  |                                                      |                  |                     |
| 53         | VREFH0                                    |          |                                                  |                                                      |                  |                     |
| 54         | AVCC0                                     |          |                                                  |                                                      |                  |                     |
| 55         |                                           | P05      |                                                  |                                                      |                  | DA1                 |
| 56         | AVSS0                                     |          |                                                  |                                                      |                  |                     |

#### Table 1.7List of Pins and Pin Functions (56-Pin QFN) (2/2)

Note: VSS\_RF is assigned as the exposed die pad. For details, refer to Appendix 2, Package Dimensions.



# 2. Electrical Characteristics

# 2.1 Absolute Maximum Ratings

### Table 2.1 Absolute Maximum Ratings

Conditions: VSS = AVSS0 = VREFL0 = VSS\_USB = VSS\_RF = 0 V

|                     | Item                                | Symbol           | Value               | Unit |
|---------------------|-------------------------------------|------------------|---------------------|------|
| Power supply ve     | oltage                              | VCC, VCC_USB     | -0.3 to +4.0        | V    |
| VBATT power s       | upply voltage                       | VBATT            | -0.3 to +4.0        | V    |
| Input voltage       | Ports for 5 V tolerant*1            | V <sub>in</sub>  | -0.3 to +6.5        | V    |
|                     | P03, P05, P07, P40 to P47           |                  | -0.3 to AVCC0 + 0.3 |      |
|                     | ANT                                 |                  | -1.0 to +1.4        |      |
|                     | XTAL1_RF, XTAL2_RF                  |                  | -0.3 to +1.4        |      |
|                     | DCLIN_A, DCLIN_D                    |                  | -0.3 to +2.2        |      |
|                     | Ports other than above              |                  | -0.3 to VCC + 0.3   |      |
| Reference powe      | er supply voltage                   | VREFH0           | -0.3 to AVCC0 + 0.3 | V    |
| Analog power s      | upply voltage                       | AVCC0            | -0.3 to +4.0        | V    |
|                     |                                     | VCC_RF           | -0.3 to +4.0        | V    |
|                     |                                     | AVCC_RF          | -0.3 to +4.0        | V    |
| Analog input        | When AN000 to AN007 are used        | V <sub>AN</sub>  | -0.3 to AVCC0 + 0.3 | V    |
| voltage             | When AN016 to AN020, AN027 are used |                  | -0.3 to VCC + 0.3   |      |
| Operating temp      | erature                             | T <sub>opr</sub> | -40 to +85          | °C   |
| Storage temperature |                                     | T <sub>stg</sub> | -55 to +125         | °C   |

Caution: Permanent damage to the MCU may be caused if absolute maximum ratings are exceeded.

To preclude any malfunctions due to noise interference, insert capacitors with high frequency characteristics between the VCC and VSS pins, between the AVCC0 and AVSS0 pins, between the VCC\_USB and VSS\_USB pins, between the VREFH0 and VREFL0 pins, between the VCC\_RF and VSS\_RF pins, and between the AVCC\_RF and VSS\_RF pins. Place capacitors with values of about 2.2  $\mu$ F in the case of the VCC\_RF pin and about 0.1  $\mu$ F otherwise as close as possible to every power supply pin, and use the shortest and thickest possible traces for the connections.

Connect the VCL pin to a VSS pin via a 4.7 µF capacitor. The capacitor must be placed close to the pin. For details, refer to section 2.16.1, Connecting VCL Capacitor and Bypass Capacitors.

Do not input signals or an I/O pull-up power supply to ports other than 5-V tolerant ports while the device is not powered. The current injection that results from input of such a signal or I/O pull-up may cause malfunction and the abnormal current that passes in the device at this time may cause degradation of internal elements. Even if -0.3 to +6.5 V is input to 5-V tolerant ports, it will not cause problems such as damage to the MCU.

Note 1. Ports 16, 17, 30, 31, and B5 are 5 V tolerant.



| ltem                         | Symbol               | Conditions                     | Min. | Тур. | Max.  | Unit |
|------------------------------|----------------------|--------------------------------|------|------|-------|------|
| Power supply voltages        | VCC*1, *2, *3        | When USB is not used           | 1.8  | _    | 3.6   | V    |
|                              |                      | When USB is used               | 3.0  |      | 3.6   |      |
|                              | VSS                  |                                | -    | 0    | —     |      |
| USB power supply voltages    | VCC_USB              | When USB regulator is not used | -    | VCC  | —     | V    |
|                              | VSS_USB              |                                | -    | 0    | —     |      |
| VBATT power supply voltage   | VBATT                |                                | 1.8  | _    | 3.6   | V    |
| Analog power supply voltages | AVCC0*1, *2          |                                | 1.8  | _    | 3.6   | V    |
|                              | AVSS0                |                                | -    | 0    | —     |      |
|                              | VREFH0               |                                | 1.8  | _    | AVCC0 |      |
|                              | VREFL0               |                                | -    | 0    | —     |      |
| BLE power supply voltages    | VCC_RF <sup>*3</sup> |                                | 1.8  | _    | 3.6   | V    |
|                              | AVCC_RF*3            |                                | 1.8  | _    | 3.6   |      |
|                              | VSS_RF               |                                | _    | 0    | —     |      |

| Table 2.2 Recommended Ope | erating Voltage Conditions |
|---------------------------|----------------------------|
|---------------------------|----------------------------|

Note 1. P41 and P47: Set AVCC0 to the same voltage as VCC.

If conditions other than those above are applicable, those listed below apply.

While VCC > 2.4 V: AVCC and VCC can be set independently when AVCC0  $\ge$  2.4 V

While VCC ≤ 2.4 V: AVCC and VCC can be set independently when AVCC0 ≥ VCC

Note 2. When powering on the VCC and AVCC0 pins, power them on at the same time or the VCC pin first and then the AVCC0 pin.

Note 3. Set VCC\_RF and AVCC\_RF to the same voltage as VCC.



# 2.2 DC Characteristics

### Table 2.3DC Characteristics (1)

|                                  | ltem                                                                                                                      |                        | Symbol          | Min.        | Тур. | Max.        | Unit | Test<br>Conditions |
|----------------------------------|---------------------------------------------------------------------------------------------------------------------------|------------------------|-----------------|-------------|------|-------------|------|--------------------|
| Schmitt trigger<br>input voltage | RIIC input pin<br>(except for SMB                                                                                         | us, 5 V tolerant)      | V <sub>IH</sub> | VCC × 0.7   | _    | 5.8         | V    |                    |
|                                  | Ports 16, 17, por<br>(5 V tolerant)                                                                                       | t B5                   |                 | VCC × 0.8   | _    | 5.8         |      |                    |
|                                  | ports 35 to 37,<br>ports B0, B1, B3<br>ports C0, C2 to C<br>ports D3,<br>ports E0 to E4,<br>port J3,<br>Ports 30, 31 (who | 57,                    |                 | VCC × 0.8   | _    | VCC + 0.3   |      |                    |
|                                  | Ports 03, 05, 07,                                                                                                         | ports 40 to 47         |                 | AVCC0 × 0.8 | _    | AVCC0 + 0.3 |      |                    |
|                                  | Ports 30, 31<br>(when time<br>capture event<br>input is<br>selected)                                                      | When VCC is supplied   |                 | VCC × 0.8   | _    | VCC + 0.3   |      |                    |
|                                  |                                                                                                                           | When VBATT is supplied |                 | VBATT × 0.8 | _    | VBATT + 0.3 |      |                    |
|                                  | Ports 03, 05, 07, ports 40 to 47                                                                                          |                        | V <sub>IL</sub> | -0.3        | -    | AVCC0 × 0.2 |      |                    |
|                                  | RIIC input pin (ex                                                                                                        | cept for SMBus)        |                 | -0.3        | _    | VCC × 0.3   |      |                    |
|                                  | Other than RIIC i 30, 31                                                                                                  | nput pin or ports      |                 | -0.3        | _    | VCC × 0.2   |      |                    |
|                                  | Ports 30, 31<br>(when time                                                                                                | When VCC is supplied   |                 | -0.3        |      | VCC × 0.3   |      |                    |
|                                  | capture event<br>input is<br>selected)                                                                                    | When VBATT is supplied |                 | -0.3        | _    | VBATT × 0.3 |      |                    |
|                                  | Ports 03, 05, 07,                                                                                                         | ports 40 to 47         | $\Delta V_T$    | AVCC0 × 0.1 |      | _           |      |                    |
|                                  | RIIC input pin (ex                                                                                                        | cept for SMBus)        |                 | VCC × 0.05  | _    | —           |      |                    |
|                                  | Ports 16, 17, Por                                                                                                         | t B5                   |                 | VCC × 0.05  |      | —           |      |                    |
|                                  | Other than RIIC                                                                                                           | nput pin               |                 | VCC × 0.1   | _    | —           |      |                    |
| Input level                      | MD                                                                                                                        |                        | $V_{IH}$        | VCC × 0.9   | _    | VCC + 0.3   | V    |                    |
| voltage (except<br>for Schmitt   | EXTAL (external                                                                                                           | clock input)           |                 | VCC × 0.8   | _    | VCC + 0.3   |      |                    |
| trigger input                    | RIIC input pin (S                                                                                                         | MBus)                  |                 | 2.1         | _    | VCC + 0.3   |      |                    |
| pins)                            | MD                                                                                                                        |                        | $V_{IL}$        | -0.3        | _    | VCC × 0.1   |      |                    |
|                                  | EXTAL (external                                                                                                           | . ,                    |                 | -0.3        | —    | VCC × 0.2   |      |                    |
|                                  | RIIC input pin (S                                                                                                         | MBus)                  |                 | -0.3        | —    | 0.8         |      |                    |



#### Table 2.4DC Characteristics (2)

|                                                 | ltem                                                                                                                                                                  | Symbol          | Min.         | Тур. | Max.        | Unit | Test<br>Conditions |
|-------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|--------------|------|-------------|------|--------------------|
| Schmitt trigger input voltage                   | Ports 16, 17, port B5<br>(5 V tolerant)                                                                                                                               | V <sub>IH</sub> | VCC × 0.8    | —    | 5.8         | V    |                    |
|                                                 | Ports 14, 15, ports 21, 22, 25 to 27,<br>ports 30, 31, 35 to 37,<br>ports B0, B1, B3, B5, B7,<br>ports C0, C2 to C7,<br>ports D3,<br>ports E0 to E4,<br>port J3, RES# |                 | VCC × 0.8    | _    | VCC + 0.3   |      |                    |
|                                                 | Ports 03, 05, 07, ports 40 to 47                                                                                                                                      |                 | AVCC0 × 0.8  | _    | AVCC0 + 0.3 |      |                    |
|                                                 | Ports 03, 05, 07, ports 40 to 47                                                                                                                                      | V <sub>IL</sub> | -0.3         | -    | AVCC0 × 0.2 |      |                    |
|                                                 | Ports other than above                                                                                                                                                |                 | -0.3         | -    | VCC × 0.2   |      |                    |
|                                                 | Ports 03, 05, 07, ports 40 to 47                                                                                                                                      | $\Delta V_T$    | AVCC0 × 0.01 | -    | —           |      |                    |
|                                                 | Ports other than above                                                                                                                                                |                 | VCC × 0.01   |      | —           |      |                    |
| Input level                                     | MD                                                                                                                                                                    | V <sub>IH</sub> | VCC × 0.9    | _    | VCC + 0.3   | V    |                    |
| voltage (except<br>for Schmitt<br>trigger input | EXTAL (external clock input)                                                                                                                                          |                 | VCC × 0.8    | _    | VCC + 0.3   |      |                    |
|                                                 | MD                                                                                                                                                                    | V <sub>IL</sub> | -0.3         | —    | VCC × 0.1   |      |                    |
| pins)                                           | EXTAL (external clock input)                                                                                                                                          |                 | -0.3         | —    | VCC × 0.2   |      |                    |

#### Table 2.5DC Characteristics (3)

Conditions: 1.8 V  $\leq$  VCC = VCC\_USB = AVCC0 = VCC\_RF = AVCC\_RF  $\leq$  3.6 V, VSS = AVSS0 = VSS\_USB = VSS\_RF = 0 V, T<sub>a</sub> = -40 to +85°C

| Item                                                                          |                               |                 | Min. | Тур. | Max. | Unit | Test Conditions                                                 |
|-------------------------------------------------------------------------------|-------------------------------|-----------------|------|------|------|------|-----------------------------------------------------------------|
| Input leakage current                                                         | RES#, MD, port 35             | I <sub>in</sub> | —    | —    | 1.0  | μA   | V <sub>in</sub> = 0 V, VCC                                      |
| Three-state leakage current (off-state)                                       | 5                             |                 | —    | —    | 1.0  | μA   | V <sub>in</sub> = 0 V, 5.8 V                                    |
|                                                                               | Ports except for 5 V tolerant |                 | —    |      | 0.2  | μA   | V <sub>in</sub> = 0 V, VCC                                      |
| Input capacitance All input pins<br>(except for port 35, USB0_DM,<br>USB0_DP) |                               | C <sub>in</sub> | —    | _    | 15   | pF   | $V_{in} = 0 \text{ mV},$<br>f = 1 MHz,<br>T <sub>a</sub> = 25°C |
|                                                                               | Port 35, USB0_DM, USB0_DP     | 1               | —    | —    | 30   |      |                                                                 |

#### Table 2.6 DC Characteristics (4)

Conditions: 1.8 V  $\leq$  VCC = VCC\_USB = AVCC0 = VCC\_RF = AVCC\_RF  $\leq$  3.6 V, VSS = AVSS0 = VSS\_USB = VSS\_RF = 0 V, T<sub>a</sub> = -40 to +85°C

| Item                   |                                   | Symbol         | Min. | Тур. | Max. | Unit | Test Conditions       |
|------------------------|-----------------------------------|----------------|------|------|------|------|-----------------------|
| Input pull-up resistor | All ports<br>(except for port 35) | R <sub>U</sub> | 10   | 20   | 50   | kΩ   | V <sub>in</sub> = 0 V |



#### Table 2.7 **DC Characteristics (5)**

Conditions:  $1.8 \text{ V} \le \text{VCC} = \text{VCC}_\text{USB} = \text{AVCC0} = \text{VCC}_\text{RF} = \text{AVCC}_\text{RF} \le 3.6 \text{ V}, \text{VSS} = \text{AVSS0} = \text{VSS}_\text{USB} = \text{VSS}_\text{RF} = 0 \text{ V}, \text{T}_a = -40 \text{ to } +85^{\circ}\text{C}$ 

|               | Symbol         | Typ.<br>*4         | Max.                                                     | Unit             | Test<br>Conditions |      |      |    |   |
|---------------|----------------|--------------------|----------------------------------------------------------|------------------|--------------------|------|------|----|---|
| Supply        | High-speed     | Normal             | No peripheral                                            | ICLK = 54 MHz    | I <sub>CC</sub>    | 6.5  | _    | mA |   |
| current<br>*1 | operating mode | operating mode     | operation*2                                              | ICLK = 32 MHz    |                    | 4.1  | _    |    |   |
|               |                |                    |                                                          | ICLK = 16 MHz    |                    | 2.9  | _    |    |   |
|               |                |                    |                                                          | ICLK = 8 MHz     |                    | 2.2  | _    |    |   |
|               |                |                    |                                                          | ICLK = 4 MHz     |                    | 1.9  | _    |    |   |
|               |                |                    | All peripheral                                           | ICLK = 54 MHz*11 |                    | 26.5 | _    |    |   |
|               |                |                    | operation: Normal                                        | ICLK = 32 MHz*3  |                    | 21.0 | _    |    |   |
|               |                |                    |                                                          | ICLK = 16 MHz*3  |                    | 11.8 | _    |    |   |
|               |                |                    |                                                          | ICLK = 8 MHz*3   |                    | 6.6  | _    |    |   |
|               |                |                    |                                                          | ICLK = 4 MHz*3   |                    | 4.2  |      |    |   |
|               |                |                    | All peripheral                                           | ICLK = 54 MHz*11 |                    |      | 53.3 |    |   |
|               |                |                    | operation: Max.                                          | ICLK = 32 MHz*3  |                    |      | 40.8 |    |   |
|               |                |                    | Increase due to<br>operation of the<br>Trusted Secure IP | PCLKB = 32 MHz   |                    | _    | 2    |    |   |
|               |                | Sleep mode         | No peripheral                                            | ICLK = 54 MHz    |                    | 3.5  | _    |    |   |
|               |                |                    | operation*2                                              | ICLK = 32 MHz    |                    | 2.4  | _    |    |   |
|               |                |                    |                                                          | ICLK = 16 MHz    |                    | 1.9  | _    |    |   |
|               |                |                    |                                                          | ICLK = 8 MHz     |                    | 1.6  | _    |    |   |
|               |                |                    |                                                          | ICLK = 4 MHz     |                    | 1.5  | _    |    |   |
|               |                |                    | All peripheral<br>operation: Normal                      | ICLK = 54 MHz*11 |                    | 13.4 | _    |    |   |
|               |                |                    |                                                          | ICLK = 32 MHz*3  |                    | 12.5 | _    |    |   |
|               |                |                    |                                                          | ICLK = 16 MHz*3  |                    | 7.3  | _    |    |   |
|               |                |                    |                                                          | ICLK = 8 MHz*3   |                    | 4.6  | _    |    |   |
|               |                |                    |                                                          | ICLK = 4 MHz*3   |                    | 3.3  | _    |    |   |
|               |                | Deep sleep<br>mode | No peripheral<br>operation*2                             | ICLK = 54 MHz    |                    | 2.3  | _    |    |   |
|               |                |                    |                                                          | ICLK = 32 MHz    |                    | 1.5  | _    |    |   |
|               |                |                    |                                                          | ICLK = 16 MHz    |                    | 1.3  | _    |    |   |
|               |                |                    |                                                          | ICLK = 8 MHz     |                    | 1.2  | _    |    |   |
|               |                |                    |                                                          | ICLK = 4 MHz     |                    | 1.1  | —    |    |   |
|               |                |                    | All peripheral                                           | ICLK = 54 MHz*11 |                    | 10.6 | —    |    |   |
|               |                |                    | operation: Normal                                        | ICLK = 32 MHz*3  |                    | 9.9  | _    |    |   |
|               |                |                    |                                                          | ICLK = 16 MHz*3  |                    | 5.9  |      |    |   |
|               |                |                    |                                                          | ICLK = 8 MHz*3   |                    | 3.8  |      |    |   |
|               |                |                    |                                                          | ICLK = 4 MHz*3   |                    | 2.7  |      |    |   |
|               |                | Increase during E  | BGO operation*5                                          |                  |                    | 2.5  |      |    |   |
|               | Middle-speed   | Normal             | No peripheral operation* <sup>6</sup>                    | ICLK = 12 MHz    | I <sub>CC</sub>    | 2.7  | —    | mA |   |
|               | operating mode | operating mode     | operation <sup>*</sup>                                   | ICLK = 8 MHz     |                    | 1.8  | -    |    |   |
|               |                |                    |                                                          | ICLK = 4 MHz     |                    | 1.4  | —    |    |   |
|               |                |                    |                                                          | ICLK = 1 MHz     |                    | 1.1  | _    |    |   |
|               |                |                    | All peripheral                                           | ICLK = 12 MHz    |                    | 9.6  |      |    |   |
|               |                |                    | operation: Normal*7                                      | ICLK = 8 MHz     |                    | 6.2  |      |    |   |
|               |                |                    |                                                          | ICLK = 4 MHz     |                    | 3.8  |      |    |   |
|               |                |                    |                                                          | ICLK = 1 MHz     |                    | 2.3  | —    |    | L |



|                |                                 | Ite                                | m                                                 |               | Symbol          | Typ.<br>*4 | Max. | Unit | Test<br>Conditions |
|----------------|---------------------------------|------------------------------------|---------------------------------------------------|---------------|-----------------|------------|------|------|--------------------|
| Supply current | Middle-speed operating mode     | Normal operating mode              | All peripheral operation: Max.*7                  | ICLK = 12 MHz | I <sub>CC</sub> | _          | 16.7 | mA   |                    |
| *1             |                                 | Sleep mode                         | No peripheral                                     | ICLK = 12 MHz |                 | 1.9        | _    |      |                    |
|                |                                 |                                    | operation*6                                       | ICLK = 8 MHz  |                 | 1.2        | _    |      |                    |
|                |                                 |                                    |                                                   | ICLK = 4 MHz  |                 | 1.1        | _    |      |                    |
|                |                                 |                                    |                                                   | ICLK = 1 MHz  |                 | 1.0        | _    |      |                    |
|                |                                 |                                    | All peripheral                                    | ICLK = 12 MHz |                 | 6.1        | _    |      |                    |
|                |                                 |                                    | operation: Normal*7                               | ICLK = 8 MHz  |                 | 4.4        | _    |      |                    |
|                |                                 |                                    |                                                   | ICLK = 4 MHz  |                 | 3.0        |      |      |                    |
|                |                                 |                                    |                                                   | ICLK = 1 MHz  |                 | 2.0        |      |      |                    |
|                |                                 | Deep sleep                         | No peripheral                                     | ICLK = 12 MHz |                 | 1.6        |      |      |                    |
|                |                                 | mode                               | operation*6                                       | ICLK = 8 MHz  |                 | 1.0        | _    | -    |                    |
|                |                                 |                                    |                                                   | ICLK = 4 MHz  |                 | 0.9        | _    |      |                    |
|                |                                 |                                    |                                                   | ICLK = 1 MHz  |                 | 0.8        | _    |      |                    |
|                |                                 |                                    | All peripheral<br>operation: Normal* <sup>7</sup> | ICLK = 12 MHz |                 | 5.1        | _    |      |                    |
|                |                                 |                                    |                                                   | ICLK = 8 MHz  |                 | 3.7        | _    |      |                    |
|                |                                 |                                    |                                                   | ICLK = 4 MHz  |                 | 2.6        | _    |      |                    |
|                |                                 |                                    |                                                   | ICLK = 1 MHz  |                 | 1.8        | _    |      |                    |
|                |                                 | Increase during E                  |                                                   | 2.5           | _               |            |      |      |                    |
|                | Low-speed Normal operating mode |                                    | No peripheral operation* <sup>8</sup>             | ICLK = 32 kHz | I <sub>CC</sub> | 5.2        |      | μA   |                    |
|                |                                 |                                    | All peripheral<br>operation: Normal<br>*9, *10    |               |                 | 22.3       | _    |      |                    |
|                |                                 |                                    | All peripheral operation: Max.* <sup>9, *10</sup> | ICLK = 32 kHz |                 |            | 74.4 |      |                    |
|                |                                 | Sleep mode                         | No peripheral operation* <sup>8</sup>             | ICLK = 32 kHz |                 | 3.0        |      |      |                    |
|                |                                 | Deep sleep<br>mode                 | All peripheral operation: Normal* <sup>9</sup>    | ICLK = 32 kHz |                 | 13.1       |      |      |                    |
|                |                                 |                                    | No peripheral operation* <sup>8</sup>             | ICLK = 32 kHz | ]               | 2.4        | —    |      |                    |
|                |                                 | All peripheral operation: Normal*9 |                                                   | ICLK = 32 kHz |                 | 10.5       | _    | ]    |                    |

Note 1. Supply current values do not include the output charge/discharge current from all pins. The values apply when internal pull-up MOSs are in the off state.

Note 2. Clock supply to the peripheral functions is stopped. This does not include BGO operation. The clock source is PLL. FCLK, and PCLK are set to divided by 64.

Note 3. Clocks are supplied to the peripheral functions. This does not include BGO operation. The clock source is PLL. FCLK, and PCLK are the same frequency as that of ICLK.

Note 4. Values when VCC is 3.3 V.

Note 5. This is the increase when data is programmed to or erased from the ROM or E2 DataFlash during program execution.

Note 6. Clock supply to the peripheral functions is stopped. The clock source is PLL when ICLK is 12 MHz and HOCO for other cases. FCLK, and PCLK are set to divided by 64.

Note 7. Clocks are supplied to the peripheral functions. The clock source is PLL when ICLK is 12 MHz and HOCO for other cases. FCLK, and PCLK are the same frequency of that of the ICLK.

Note 8. Clock supply to the peripheral functions is stopped. The clock source is the sub oscillation circuit. FCLK, and PCLK are set to divided by 64.

Note 9. Clocks are supplied to the peripheral functions. The clock source is the sub oscillation circuit. FCLK, and PCLK are the same frequency as that of ICLK.

Note 10. This is the value when the MSTPCRA.MSTPA17 (12-bit A/D converter module stop bit) is in the module stop state.

Note 11. Clocks are supplied to the peripheral functions. This does not include BGO operation. The clock source is PLL. FCLK, and PCLKB are set to divided by 2 and PCLKA and PCLKD are the same frequency as that of ICLK.





Figure 2.1

Voltage Dependency in High-Speed Operating Mode (Reference Data)











#### Table 2.8DC Characteristics (6)

Conditions: 1.8 V  $\leq$  VCC = VCC\_USB = AVCC0 = VCC\_RF = AVCC\_RF  $\leq$  3.6 V, VSS = AVSS0 = VSS\_USB = VSS\_RF = 0 V, T<sub>a</sub> = -40 to +85°C

|                  | Item                         |                             | Item            |     | Symbol | Typ.* <sup>3</sup> | Max.                                                      | Unit | Test Conditions |
|------------------|------------------------------|-----------------------------|-----------------|-----|--------|--------------------|-----------------------------------------------------------|------|-----------------|
| Supply           |                              |                             | I <sub>CC</sub> | 0.8 | 3.7    | μA                 |                                                           |      |                 |
| current*1 mode*2 | mode*2                       | *2<br>T <sub>a</sub> = 55°C |                 | 1.2 | 4.3    |                    |                                                           |      |                 |
|                  |                              | T <sub>a</sub> = 85°C       |                 | 3.5 | 18.6   |                    |                                                           |      |                 |
|                  | Increment for IWDT operation |                             |                 | 0.4 | _      |                    |                                                           |      |                 |
|                  | Increment for LPT operation  |                             |                 | 0.4 | _      |                    | Use IWDT-Dedicated On-Chip Oscillator for<br>clock source |      |                 |
|                  | Increment for RTC            | operation*4                 |                 | 0.4 | —      |                    | RCR3.RTCDV[2:0] set to low drive capacity                 |      |                 |
|                  |                              |                             |                 | 1.2 | —      |                    | RCR3.RTCDV[2:0] set to normal drive<br>capacity           |      |                 |

Note 1. Supply current values are with all output pins unloaded and all input pull-up MOSs in the off state.

Note 2. The IWDT, LVD, and CMPB are stopped.

Note 3. When VCC is 3.3 V.

Note 4. This increment includes the oscillation circuit.



Figure 2.4 Voltage Dependency in Software Standby Mode (Reference Data)

RENESAS



Figure 2.5 Temperature Dependency in Software Standby Mode (Reference Data)

### Table 2.9DC Characteristics (7)

Conditions:  $1.8 \text{ V} \le \text{VCC} = \text{VCC}_{\text{USB}} = \text{AVCC}_{\text{RF}} = \text{AVCC}_{\text{RF}} \le 3.6 \text{ V}, \text{VSS} = \text{AVSS0} = \text{VSS}_{\text{USB}} = \text{VSS}_{\text{RF}} = 0 \text{ V}, \text{T}_{a} = -40 \text{ to } +85^{\circ}\text{C}$ 

|           | Item             |                     | Symbol          | Тур. | Max. | Unit | Test Conditions                                 |
|-----------|------------------|---------------------|-----------------|------|------|------|-------------------------------------------------|
| Supply    | RTC operation    | $T_a = 25^{\circ}C$ | I <sub>CC</sub> | 0.8  | —    | μA   | VBATT = 2.0 V                                   |
| current*1 | when VCC is off  | $T_a = 55^{\circ}C$ |                 | 0.9  | —    |      | RCR3.RTCDV[2:0] set to low drive capacity       |
|           |                  | $T_a = 85^{\circ}C$ |                 | 1.0  | —    |      |                                                 |
|           |                  | $T_a = 25^{\circ}C$ |                 | 0.9  | —    |      | VBATT = 3.3 V                                   |
|           |                  | $T_a = 55^{\circ}C$ |                 | 1.0  | —    |      | RCR3.RTCDV[2:0] set to low drive capacity       |
|           | T <sub>a</sub> = | $T_a = 85^{\circ}C$ |                 | 1.1  | —    |      |                                                 |
|           |                  | $T_a = 25^{\circ}C$ |                 | 1.5  | —    |      | VBATT = 2.0 V                                   |
|           |                  | $T_a = 55^{\circ}C$ |                 | 1.8  | —    |      | RCR3.RTCDV[2:0] set to normal drive<br>capacity |
|           |                  | $T_a = 85^{\circ}C$ |                 | 2.1  | —    |      | oupuoliy                                        |
|           |                  | $T_a = 25^{\circ}C$ |                 | 1.6  | —    |      | VBATT = 3.3 V                                   |
|           |                  | $T_a = 55^{\circ}C$ | 55°C            | 1.9  | —    |      | RCR3.RTCDV[2:0] set to normal drive<br>capacity |
|           |                  |                     | ]               | 2.2  | —    |      |                                                 |

Note 1. Supply current values do not include output charge/discharge current from all pins. The values apply when internal pull-up MOSs are in the off state.





Figure 2.6 Temperature Dependency of RTC Operation with VCC Off (Reference Data)

### Table 2.10DC Characteristics (8)

```
Conditions: 1.8 V ≤ VCC = VCC_USB = AVCC0 = VCC_RF = AVCC_RF ≤ 3.6 V, VSS = AVSS0 = VSS_USB = VSS_RF = 0 V
```

| Item                                  | Symbol | Min. | Тур. | Max. | Unit | Test Conditions   |
|---------------------------------------|--------|------|------|------|------|-------------------|
| Permissible total power consumption*1 | Pd     | _    | —    | 350  | mW   | D-version product |

Note 1. Total power dissipated by the entire chip (including output currents)

#### Table 2.11DC Characteristics (9)

Conditions: 1.8 V  $\leq$  VCC = VCC\_USB = AVCC0 = VCC\_RF = AVCC\_RF  $\leq$  3.6 V, VSS = AVSS0 = VSS\_USB = VSS\_RF = 0 V, T<sub>a</sub> = -40 to +85°C

| Item                                   |                                                                                                                                                                                                                                                                                                                            |                      | Min. | Typ.* <sup>7</sup>                | Max. | Unit | Test Conditions |
|----------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|------|-----------------------------------|------|------|-----------------|
| Analog power                           | During A/D conversion (at high-speed conversion)                                                                                                                                                                                                                                                                           | I <sub>AVCC</sub>    | —    | 0.7                               | 1.7  | mA   |                 |
| supply current                         | During A/D conversion (in low-current mode)                                                                                                                                                                                                                                                                                |                      | _    | 0.6                               | 1.0  |      |                 |
|                                        | During D/A conversion (per channel)*1                                                                                                                                                                                                                                                                                      |                      |      | 0.4                               | 0.8  |      |                 |
|                                        | Waiting for A/D and D/A conversion (all units)                                                                                                                                                                                                                                                                             |                      |      | —                                 | 0.4  | μA   |                 |
| Reference                              | During A/D conversion (at high-speed conversion)                                                                                                                                                                                                                                                                           | I <sub>REFH0</sub>   |      | 25                                | 150  | μA   |                 |
| power supply<br>current                | Waiting for A/D conversion (all units)                                                                                                                                                                                                                                                                                     |                      |      | —                                 | 60   | nA   |                 |
| ourrent                                | During D/A conversion (per channel)                                                                                                                                                                                                                                                                                        | I <sub>REFH</sub>    |      | 50                                | 100  | μA   |                 |
|                                        | Waiting for D/A conversion (all units)                                                                                                                                                                                                                                                                                     |                      |      | —                                 | 100  | nA   |                 |
| LVD1                                   | —                                                                                                                                                                                                                                                                                                                          | I <sub>LVD</sub>     | _    | 0.15                              | _    | μA   |                 |
| Temperature sensor*6                   | _                                                                                                                                                                                                                                                                                                                          | I <sub>TEMP</sub>    |      | 75                                | —    | μA   |                 |
| Comparator B                           | Window mode                                                                                                                                                                                                                                                                                                                | I <sub>CMP</sub> *5  |      | 12.5                              | 28.6 | μA   |                 |
| operating<br>current* <sup>6</sup>     | Comparator high-speed mode (per channel)                                                                                                                                                                                                                                                                                   |                      |      | 3.2                               | 16.2 | μA   |                 |
| current                                | Comparator low-speed mode (per channel)                                                                                                                                                                                                                                                                                    |                      | _    | 1.7                               | 4.4  | μA   |                 |
| CTSU<br>operating<br>current           | <ul> <li>When sleep mode<br/>Base clock frequency: 2MHz<br/>Pin capacitance: 50pF</li> </ul>                                                                                                                                                                                                                               | I <sub>CTSU</sub>    |      | 150                               | —    | μA   |                 |
| USB operating<br>current* <sup>4</sup> | <ul> <li>During USB communication operation under the following settings and conditions</li> <li>Host controller operation is set to full-speed mode</li> <li>Bulk OUT transfer (64 bytes) × 1, bulk IN transfer (64 bytes) × 1</li> <li>Connect peripheral devices via a 1-meter USB cable from the USB port.</li> </ul>  | I <sub>USBH</sub> *2 | _    | 4.3<br>(VCC)<br>0.9<br>(VCC_USB)  |      | mA   |                 |
|                                        | <ul> <li>During USB communication operation under the following settings and conditions</li> <li>Function controller operation is set to full-speed mode</li> <li>Bulk OUT transfer (64 bytes) × 1, bulk IN transfer (64 bytes) × 1</li> <li>Connect the host device via a 1-meter USB cable from the USB port.</li> </ul> | I <sub>USBF</sub> *2 |      | 3.6<br>(VCC)<br>1.1<br>(VCC_USB)  |      | mA   |                 |
|                                        | <ul> <li>During suspended state under the following setting and conditions</li> <li>Function controller operation is set to full-speed mode (pull up the USB0_DP pin)</li> <li>Software standby mode</li> <li>Connect the host device via a 1-meter USB cable from the USB port.</li> </ul>                                | I <sub>SUSP</sub> *3 |      | 0.35<br>(VCC)<br>170<br>(VCC_USB) |      | μA   |                 |

Note 1. The value of the D/A converter is the value of the power supply current including the reference current.

Note 2. Current consumed only by the USB module.

Note 3. Includes the current supplied from the pull-up resistor of the USB0\_DP pin to the pull-down resistor of the host device, in addition to the current consumed by this MCU during the suspended state.

Note 4. Current consumed by the power supplies (VCC and VCC\_USB).

Note 5. Current consumed only by the comparator B module.

Note 6. Current consumed by the power supply (VCC).

Note 7. When  $VCC = AVCC0 = VCC_USB = 3.3 V$ .



### Table 2.12DC Characteristics (10)

Conditions: VCC = VCC\_USB = AVCC0 = VCC\_RF = AVCC\_RF = 3.3 V, VSS = AVSS0 = VSS\_USB = VSS\_RF = 0 V,  $T_a = +25^{\circ}C$ 

|                                              |          | Ту         | /p.         |      |                                       |
|----------------------------------------------|----------|------------|-------------|------|---------------------------------------|
| Item                                         | Symbol   | Transmit o | utput power | Unit | Test Conditions                       |
|                                              |          | 0 dBm      | 4 dBm       |      |                                       |
| BLE operating current                        | ldd_tx   | 4.3        | 8.7         | mA   | Transmit mode, 2Mbps                  |
| (when the DC-to-DC converter is<br>selected) |          |            |             |      | Transmit mode, 1Mbps                  |
| Selected                                     |          | 4.5        | 8.7         |      | Transmit mode, 500kbps                |
|                                              |          |            |             |      | Transmit mode, 125kbps                |
|                                              | ldd_rx   | 3.0        | 3.5         | mA   | Receive mode, 2Mbps<br>Prf = -67dBm   |
|                                              |          | 3.0        | 3.4         |      | Receive mode, 1Mbps<br>Prf = –67dBm   |
|                                              |          | 3.2        | 3.5         |      | Receive mode, 500kbps<br>Prf = -72dBm |
|                                              |          | 3.3        | 3.5         |      | Receive mode, 125kbps<br>Prf = -79dBm |
|                                              | Idd_idle | 0.5        |             | mA   | Idle mode                             |
|                                              | ldd_slp  | 1.5        |             | μA   | Deep sleep mode                       |
|                                              | ldd_down | 0.1        |             | μA   | Power down mode                       |
| BLE operating current                        | Idd_tx   | 10.2       | 18.1        | mA   | Transmit mode, 2Mbps                  |
| (when the linear regulator is selected)      |          |            |             |      | Transmit mode, 1Mbps                  |
|                                              |          |            |             |      | Transmit mode, 500kbps                |
|                                              |          |            |             |      | Transmit mode, 125kbps                |
|                                              | ldd_rx   | 6          | .9          | mA   | Receive mode, 2Mbps<br>Prf = -67dBm   |
|                                              |          | 6          | .9          |      | Receive mode, 1Mbps<br>Prf = –67dBm   |
|                                              |          | 6          | .9          |      | Receive mode, 500kbps<br>Prf = -72dBm |
|                                              |          | 7          | .1          |      | Receive mode, 125kbps<br>Prf = -79dBm |
|                                              | Idd_idle | 0          | .7          | mA   | Idle mode                             |
|                                              | ldd_slp  | 1          | .5          | μA   | Deep sleep mode                       |
|                                              | ldd_down | 0          | .1          | μA   | Power down mode                       |

### Table 2.13DC Characteristics (11)

Conditions: 1.8 V  $\leq$  VCC = VCC\_USB = AVCC0 = VCC\_RF = AVCC\_RF  $\leq$  3.6 V, VSS = AVSS0 = VSS\_USB = VSS\_RF = 0 V, T<sub>a</sub> = -40 to +85°C

| ltem                | Symbol           | Min. | Тур. | Max. | Unit | Test Conditions |
|---------------------|------------------|------|------|------|------|-----------------|
| RAM standby voltage | V <sub>RAM</sub> | 1.8  |      | _    | V    |                 |

#### Table 2.14DC Characteristics (12)

Conditions:  $0 V \le VCC = VCC_USB = AVCC0 = VCC_RF = AVCC_RF \le 3.6 V$ , VSS = AVSS0 = VSS\_USB = VSS\_RF = 0 V,  $T_a = -40$  to +85°C

|                              | Item                                                               | Symbol | Min. | Тур. | Max. | Unit | Test Conditions |
|------------------------------|--------------------------------------------------------------------|--------|------|------|------|------|-----------------|
| Power-on VCC rising gradient | At normal startup*1                                                | SrVCC  | 0.02 | _    | 20   | ms/V |                 |
|                              | During fast startup time*2                                         |        | 0.02 | _    | 2    |      |                 |
|                              | Voltage monitoring 0 reset<br>enabled at startup* <sup>3, *4</sup> |        | 0.02 |      |      |      |                 |

Note 1. When OFS1.(FASTSTUP, LVDAS) bits are 11b.

Note 2. When OFS1.(FASTSTUP, LVDAS) bits are 01b.

Note 3. When OFS1.LVDAS bit is 0.

Note 4. Turn on the power supply voltage according to the normal startup rising gradient because the settings in the OFS1 register are not read in boot mode.

#### Table 2.15DC Characteristics (13)

Conditions:  $1.8 \text{ V} \le \text{VCC} = \text{VCC}_{\text{USB}} = \text{AVCC}_{\text{RF}} = \text{AVCC}_{\text{RF}} \le 3.6 \text{ V}, \text{VSS} = \text{AVSS0} = \text{VSS}_{\text{USB}} = \text{VSS}_{\text{RF}} = 0 \text{ V}, \text{T}_{a} = -40 \text{ to } +85^{\circ}\text{C}$ 

The ripple voltage must meet the allowable ripple frequency  $f_{r (VCC)}$  within the range between the VCC upper limit and lower limit. When VCC change exceeds VCC ±10%, the allowable voltage change rising/falling gradient dt/dVCC must be met.

| Item                                             | Symbol               | Min. | Тур. | Max. | Unit | Test Conditions                                  |
|--------------------------------------------------|----------------------|------|------|------|------|--------------------------------------------------|
| Allowable ripple frequency                       | f <sub>r (VCC)</sub> | —    | _    | 10   | kHz  | Figure 2.7<br>$V_{r (VCC)} \leq VCC \times 0.2$  |
|                                                  |                      | —    | _    | 1    | MHz  | Figure 2.7<br>$V_{r (VCC)} \leq VCC \times 0.08$ |
|                                                  |                      | —    | _    | 10   | MHz  | Figure 2.7<br>$V_{r (VCC)} \leq VCC \times 0.06$ |
| Allowable voltage change rising/falling gradient | dt/dVCC              | 1.0  | _    | —    | ms/V | When VCC change exceeds VCC ±10%                 |



Figure 2.7 Ripple Waveform

#### Table 2.16DC Characteristics (14)

Conditions: 1.8 V  $\leq$  VCC = VCC\_USB = AVCC0 = VCC\_RF = AVCC\_RF  $\leq$  3.6 V, VSS = AVSS0 = VSS\_USB = VSS\_RF = 0 V, T<sub>a</sub> = -40 to +85°C

| ltem                                              | Symbol           | Min. | Тур. | Max. | Unit | Test Conditions |
|---------------------------------------------------|------------------|------|------|------|------|-----------------|
| Permissible error of VCL pin external capacitance | C <sub>VCL</sub> | 1.4  | 4.7  | 7.0  | μF   |                 |

Note: The recommended capacitance is 4.7 µF. Variations in connected capacitors should be within the above range.



### Table 2.17 Permissible Output Currents

 $\begin{array}{c} \mbox{Conditions:} & 1.8 \mbox{ V} \le \mbox{VCC} = \mbox{VCC}_U \mbox{SB} = \mbox{VCC}_R \mbox{F} = \mbox{AVCC}_R \mbox{F} \le 3.6 \mbox{ V}, \mbox{VSS} = \mbox{AVSS0} = \mbox{VSS}_U \mbox{SB} = \mbox{VSS}_R \mbox{F} = 0 \mbox{ V}, \mbox{T}_a = -40 \mbox{ to } +85^{\circ} \mbox{C} \end{array}$ 

|                                 | Item                                           |                                                                                   | Symbol           | Max. | Unit |  |
|---------------------------------|------------------------------------------------|-----------------------------------------------------------------------------------|------------------|------|------|--|
| Permissible output low current  | Ports 03, 05, 07, ports 36, 3                  | 37, ports 40 to 47                                                                | I <sub>OL</sub>  | 4.0  | mA   |  |
| (average value per pin)         | Ports other than above                         | Normal output mode                                                                |                  | 4.0  |      |  |
|                                 |                                                | High-drive output mode                                                            |                  | 8.0  |      |  |
| Permissible output low current  | Ports 03, 05, 07, ports 36, 3                  |                                                                                   | 4.0              |      |      |  |
| (maximum value per pin)         | Ports other than above                         | Normal output mode                                                                |                  | 4.0  |      |  |
|                                 |                                                | High-drive output mode                                                            |                  | 8.0  |      |  |
| Permissible output low current  | Total of ports 03, 05, 07, po                  | rts 40 to 47                                                                      | $\Sigma I_{OL}$  | 40   |      |  |
|                                 | Total of ports 14 to 17, ports to 37, port PJ3 |                                                                                   | 40               |      |      |  |
|                                 | Total of ports B0, B1, B3, B                   |                                                                                   | 40               |      |      |  |
|                                 | Total of port D3, ports E0 to                  | Total of port D3, ports E0 to E4                                                  |                  |      |      |  |
|                                 | Total of all output pins                       | Total of all output pins                                                          |                  |      |      |  |
| Permissible output high current | Ports 03, 05, 07, ports 36, 3                  | I <sub>OH</sub>                                                                   | -4.0             |      |      |  |
| (average value per pin)         | Ports other than above                         | Normal output mode                                                                |                  | -4.0 |      |  |
|                                 |                                                | High-drive output mode                                                            |                  | -8.0 |      |  |
| Permissible output high current | Ports 03, 05, 07, ports 36, 3                  | 37, ports 40 to 47                                                                |                  | -4.0 |      |  |
| (maximum value per pin)         | Ports other than above                         | Normal output mode                                                                |                  | -4.0 |      |  |
|                                 |                                                | High-drive output mode                                                            |                  | -8.0 |      |  |
| Permissible output high current | Total of ports 03, 05, 07, po                  | rts 40 to 47                                                                      | Σl <sub>OH</sub> | -40  |      |  |
|                                 | Total of ports 14 to 17, ports to 37, port PJ3 | Total of ports 14 to 17, ports 21, 22, 25 to 27, ports 30, 31, 35 to 37, port PJ3 |                  |      |      |  |
|                                 | Total of ports B0, B1, B3, B                   | Total of ports B0, B1, B3, B5, B7, ports C0, C2 to C7                             |                  |      |      |  |
|                                 | Total of port D3, ports E0 to                  | E4                                                                                | 1                | -40  |      |  |
|                                 | Total of all output pins                       |                                                                                   | 1                | -80  | 1    |  |

Note: Do not exceed the permissible total supply current.



### Table 2.18 Output Values of Voltage (1)

Conditions: 1.8 V  $\leq$  VCC = VCC\_USB = AVCC0 = VCC\_RF = AVCC\_RF  $\leq$  2.7 V, VSS = AVSS0 = VSS\_USB = VSS\_RF = 0 V, T<sub>a</sub> = -40 to +85°C

|             | Item               |                    |                                     | Symbol          | Min.        | Max. | Unit | Test Conditions           |
|-------------|--------------------|--------------------|-------------------------------------|-----------------|-------------|------|------|---------------------------|
| Output low  | All output ports*1 | Normal output mode |                                     | V <sub>OL</sub> | —           | 0.8  | V    | I <sub>OL</sub> = 0.5 mA  |
|             |                    | High-drive outp    | out mode                            |                 | —           | 0.8  |      | I <sub>OL</sub> = 1.0 mA  |
| Output high | All output ports*1 | Normal output mode | Ports 03, 05, 07,<br>Ports 40 to 47 | V <sub>OH</sub> | AVCC0 - 0.5 | _    | V    | I <sub>OH</sub> = -0.5 mA |
|             |                    |                    | Ports other than above              |                 | VCC - 0.5   | _    |      |                           |
|             |                    | High-drive outp    | out mode                            | ]               | VCC - 0.5   | —    |      | I <sub>OH</sub> = -1.0 mA |

Note 1. This excludes the CLKOUT\_RF pin.

#### Table 2.19Output Values of Voltage (2)

Conditions:  $2.7 \text{ V} \le \text{VCC} = \text{VCC}_{\text{USB}} = \text{AVCC}_{\text{RF}} = \text{AVCC}_{\text{RF}} \le 3.6 \text{ V}, \text{VSS} = \text{AVSS0} = \text{VSS}_{\text{USB}} = \text{VSS}_{\text{RF}} = 0 \text{ V}, \text{T}_{a} = -40 \text{ to } +85^{\circ}\text{C}$ 

|             | lt                      | tem                                |                                     | Symbol          | Min.        | Max. | Unit | Test Conditions           |
|-------------|-------------------------|------------------------------------|-------------------------------------|-----------------|-------------|------|------|---------------------------|
| Output low  | All output ports        | Normal output                      | mode                                | V <sub>OL</sub> | —           | 0.8  | V    | I <sub>OL</sub> = 1.0 mA  |
|             | (except for RIIC)<br>*1 | High-drive output mode             |                                     |                 | —           | 0.8  |      | I <sub>OL</sub> = 2.0 mA  |
|             | RIIC pins               | Standard mode mode)                | ndard mode (Normal output<br>de)    |                 | —           | 0.4  |      | I <sub>OL</sub> = 3.0 mA  |
|             |                         | Fast mode (High-drive output mode) |                                     |                 | —           | 0.6  |      | l <sub>OL</sub> = 6.0 mA  |
| Output high | All output ports*1      | Normal output mode                 | Ports 03, 05, 07,<br>Ports 40 to 47 | V <sub>OH</sub> | AVCC0 - 0.8 |      | V    | I <sub>OH</sub> = -1.0 mA |
|             |                         |                                    | Ports other than above              |                 | VCC - 0.8   |      |      |                           |
|             |                         | High-drive outp                    | High-drive output mode              |                 | VCC - 0.8   | _    |      | I <sub>OH</sub> = -2.0 mA |

Note 1. This excludes the CLKOUT\_RF pin.

### Table 2.20Output Values of Voltage (3)

Conditions:  $3.0V \le VCC = VCC_USB = AVCC0 = VCC_RF = AVCC_RF \le 3.6V$ , VSS = AVSS0 = VSS\_USB = VSS\_RF = 0V, Ta = -40 to +85°C

|             | Item      | Symbol          | Min.         | Max. | Unit | Test Conditions           |
|-------------|-----------|-----------------|--------------|------|------|---------------------------|
| Output low  | CLKOUT_RF | V <sub>OL</sub> | —            | 0.3  | V    | I <sub>OL</sub> = 0.5 mA  |
| Output high | CLKOUT_RF | V <sub>OH</sub> | VCC_RF - 0.3 | —    | V    | I <sub>OH</sub> = -0.5 mA |

# 2.2.1 Normal I/O Pin Output Characteristics (1)

Figure 2.8 to Figure 2.11 show the characteristics when normal output is selected by the drive capacity control register.



Figure 2.8  $V_{OH}/V_{OL}$  and  $I_{OH}/I_{OL}$  Voltage Characteristics at  $T_a = 25^{\circ}$ C When Normal Output is Selected (Reference Data)



Figure 2.9 V<sub>OH</sub>/V<sub>OL</sub> and I<sub>OH</sub>/I<sub>OL</sub> Temperature Characteristics at VCC = 1.8 V When Normal Output is Selected (Reference Data)



Figure 2.10 V<sub>OH</sub>/V<sub>OL</sub> and I<sub>OH</sub>/I<sub>OL</sub> Temperature Characteristics at VCC = 2.7 V When Normal Output is Selected (Reference Data)



Figure 2.11 V<sub>OH</sub>/V<sub>OL</sub> and I<sub>OH</sub>/I<sub>OL</sub> Temperature Characteristics at VCC = 3.3 V When Normal Output is Selected (Reference Data)

# 2.2.2 Normal I/O Pin Output Characteristics (2)

Figure 2.12 to Figure 2.15 show the characteristics when high-drive output is selected by the drive capacity control register.



Figure 2.12  $V_{OH}/V_{OL}$  and  $I_{OH}/I_{OL}$  Voltage Characteristics at  $T_a = 25^{\circ}$ C When High-Drive Output is Selected (Reference Data)



Figure 2.13 V<sub>OH</sub>/V<sub>OL</sub> and I<sub>OH</sub>/I<sub>OL</sub> Temperature Characteristics at VCC = 1.8 V When High-Drive Output is Selected (Reference Data)

RENESAS



Figure 2.14 V<sub>OH</sub>/V<sub>OL</sub> and I<sub>OH</sub>/I<sub>OL</sub> Temperature Characteristics at VCC = 2.7 V When High-Drive Output is Selected (Reference Data)



Figure 2.15 V<sub>OH</sub>/V<sub>OL</sub> and I<sub>OH</sub>/I<sub>OL</sub> Temperature Characteristics at VCC = 3.3 V When High-Drive Output is Selected (Reference Data)



# 2.2.3 Normal I/O Pin Output Characteristics (3)

Figure 2.16 to Figure 2.18 show the characteristics of the RIIC output pin.







Figure 2.17 V<sub>OL</sub> and I<sub>OL</sub> Temperature Characteristics of RIIC Output Pin at VCC = 2.7 V (Reference Data)



Figure 2.18 V<sub>OL</sub> and I<sub>OL</sub> Temperature Characteristics of RIIC Output Pin at VCC = 3.3 V (Reference Data)



### 2.3 AC Characteristics

# 2.3.1 Clock Timing

### Table 2.21 Operating Frequency Value (High-Speed Operating Mode)

Conditions:  $1.8 \text{ V} \le \text{VCC} = \text{VCC}_{USB} = \text{AVCC0} = \text{VCC}_{RF} = \text{AVCC}_{RF} \le 3.6 \text{ V}, \text{VSS} = \text{AVSS0} = \text{VSS}_{USB} = \text{VSS}_{RF} = 0 \text{ V}, \text{T}_a = -40 \text{ to } +85^{\circ}\text{C}$ 

|                                      |                                 |                  | VCC                    |                        |                        |                      |      |  |
|--------------------------------------|---------------------------------|------------------|------------------------|------------------------|------------------------|----------------------|------|--|
|                                      | Item                            |                  | 1.8 V ≤ VCC<br>< 2.4 V | 2.4 V ≤ VCC<br>< 2.7 V | 2.7 V ≤ VCC<br>≤ 3.6 V | When USB is in Use*3 | Unit |  |
| Maximum                              | System clock (ICLK)             | f <sub>max</sub> | 8                      | 16                     | 54                     | 54                   | MHz  |  |
| operating<br>frequency* <sup>4</sup> | FlashIF clock (FCLK)*1, *2      |                  | 8                      | 16                     | 32                     | 32                   |      |  |
| nequency                             | Peripheral module clock (PCLKA) |                  | 8                      | 16                     | 54                     | 54                   |      |  |
|                                      | Peripheral module clock (PCLKB) |                  | 8                      | 16                     | 32                     | 32                   |      |  |
|                                      | Peripheral module clock (PCLKD) |                  | 8                      | 32                     | 54                     | 54                   |      |  |
|                                      | USB clock (UCLK)                | f <sub>usb</sub> | —                      | —                      | —                      | 48                   | 1    |  |

Note 1. The lower-limit frequency of FCLK is 1 MHz during programming or erasing of the flash memory. When FCLK is in use at below 4 MHz, the frequency can be set to 1 MHz, 2 MHz, or 3 MHz. A non-integer frequency such as 1.5 MHz cannot be set.
 Note 2. The frequency accuracy of FCLK must be within ±3.5%.

Note 3. The VCC\_USB range is 3.0 to 3.6 V when the USB clock is in use.

Note 4. The maximum operating frequency listed above does not include errors of the external oscillator and internal oscillator. For details on the range for the guaranteed operation, see Table 2.24, Clock Timing.

#### Table 2.22 Operating Frequency Value (Middle-Speed Operating Mode)

Conditions: 1.8 V  $\leq$  VCC = VCC\_USB = AVCC0 = VCC\_RF = AVCC\_RF  $\leq$  3.6 V, VSS = AVSS0 = VSS\_USB = VSS\_RF = 0 V, T<sub>a</sub> = -40 to +85°C

|                                      |                                 |                  | VCC                    |                        |                        |                      |      |  |
|--------------------------------------|---------------------------------|------------------|------------------------|------------------------|------------------------|----------------------|------|--|
|                                      | Item                            |                  | 1.8 V ≤ VCC<br>< 2.4 V | 2.4 V ≤ VCC<br>< 2.7 V | 2.7 V ≤ VCC<br>≤ 3.6 V | When USB is in Use*3 | Unit |  |
| Maximum                              | System clock (ICLK)             | f <sub>max</sub> | 8                      | 12                     | 12                     | 12                   | MHz  |  |
| operating<br>frequency* <sup>4</sup> | FlashIF clock (FCLK)*1, *2      |                  | 8                      | 12                     | 12                     | 12                   |      |  |
| nequency                             | Peripheral module clock (PCLKA) |                  | 8                      | 12                     | 12                     | 12                   |      |  |
|                                      | Peripheral module clock (PCLKB) |                  | 8                      | 12                     | 12                     | 12                   |      |  |
|                                      | Peripheral module clock (PCLKD) |                  | 8                      | 12                     | 12                     | 12                   |      |  |
|                                      | USB clock (UCLK)                | f <sub>usb</sub> | —                      | —                      | —                      | 48                   | 1    |  |

Note 1. The lower-limit frequency of FCLK is 1 MHz during programming or erasing of the flash memory. When using FCLK at below 4 MHz, the frequency can be set to 1 MHz, 2 MHz, or 3 MHz. A non-integer frequency such as 1.5 MHz cannot be set.

Note 2. The frequency accuracy of FCLK must be within  $\pm 3.5\%$ .

Note 3. The VCC\_USB range is 3.0 to 3.6 V when the USB clock is in use.

Note 4. The maximum operating frequency listed above does not include errors of the external oscillator and internal oscillator. For details on the range for the guaranteed operation, see Table 2.24, Clock Timing.



#### **Operating Frequency Value (Low-Speed Operating Mode)** Table 2.23

Conditions: 1.8 V ≤ VCC = VCC\_USB = AVCC0 = VCC\_RF = AVCC\_RF ≤ 3.6 V, VSS = AVSS0 = VSS\_USB = VSS\_RF = 0 V,  $T_a = -40 \text{ to } +85^{\circ}\text{C}$ 

|                                      |                                   |                  | VCC                    |                        |                        |      |  |
|--------------------------------------|-----------------------------------|------------------|------------------------|------------------------|------------------------|------|--|
|                                      | Item                              | Symbol           | 1.8 V ≤ VCC <<br>2.4 V | 2.4 V ≤ VCC <<br>2.7 V | 2.7 V ≤ VCC ≤<br>3.6 V | Unit |  |
| Maximum                              | System clock (ICLK)               | f <sub>max</sub> |                        |                        | kHz                    |      |  |
| operating<br>frequency* <sup>3</sup> | FlashIF clock (FCLK)*1            | -                | 32.768                 |                        |                        |      |  |
| noquonoy                             | Peripheral module clock (PCLKA)   |                  | 32.768                 |                        |                        |      |  |
|                                      | Peripheral module clock (PCLKB)   |                  | 32.768                 |                        |                        |      |  |
|                                      | Peripheral module clock (PCLKD)*2 |                  | 32.768                 |                        |                        |      |  |

Note 1. Programming and erasing the flash memory is impossible.

Note 2. The A/D converter cannot be used. Note 3. The maximum operating frequency listed above does not include errors of the external oscillator. For details on the range for the guaranteed operation, see Table 2.24, Clock Timing.



#### Table 2.24Clock Timing

Conditions: 1.8 V  $\leq$  VCC = VCC\_USB = AVCC0 = VCC\_RF = AVCC\_RF  $\leq$  3.6 V, VSS = AVSS0= VSS\_USB = VSS\_RF = 0 V, T<sub>a</sub> = -40 to +85°C

| Item                                                            |                       | Symbol               | Min.  | Тур.             | Max.  | Unit | Test Conditions                             |
|-----------------------------------------------------------------|-----------------------|----------------------|-------|------------------|-------|------|---------------------------------------------|
| EXTAL external clock input cycle                                | time                  | t <sub>Xcyc</sub>    | 50    | —                |       | ns   | Figure 2.19                                 |
| EXTAL external clock input high                                 | pulse width           | t <sub>XH</sub>      | 20    | —                |       | ns   | 1                                           |
| EXTAL external clock input low p                                | oulse width           | t <sub>XL</sub>      | 20    | —                |       | ns   | 1                                           |
| EXTAL external clock rise time                                  |                       | t <sub>Xr</sub>      | _     | —                | 5     | ns   | 1                                           |
| EXTAL external clock fall time                                  |                       | t <sub>Xf</sub>      | —     | —                | 5     | ns   |                                             |
| EXTAL external clock input wait                                 | time*1                | t <sub>XWT</sub>     | 0.5   | —                |       | μs   |                                             |
| Main clock oscillator oscillation                               | 2.4 ≤ VCC ≤ 3.6       | f <sub>MAIN</sub>    | 1     | —                | 20    | MHz  | 1                                           |
| frequency*2                                                     | 1.8 ≤ VCC < 2.4       |                      | 1     | —                | 8     |      |                                             |
| Main clock oscillation stabilizatio                             | n time (crystal)*2    | t <sub>MAINOSC</sub> | _     | 3                |       | ms   | Figure 2.20                                 |
| Main clock oscillation stabilization time (ceramic resonator)*2 |                       | t <sub>MAINOSC</sub> | _     | 50               | _     | μs   |                                             |
| LOCO clock oscillation frequency                                | y                     | f <sub>LOCO</sub>    | 3.44  | 4.0              | 4.56  | MHz  |                                             |
| LOCO clock oscillation stabilizati                              | ion time              | t <sub>LOCO</sub>    | _     | —                | 0.5   | μs   | Figure 2.21                                 |
| IWDT-dedicated clock oscillation                                | frequency             | f <sub>ILOCO</sub>   | 12.75 | 15               | 17.25 | kHz  |                                             |
| IWDT-dedicated clock oscillation stabilization time             |                       | t <sub>ILOCO</sub>   | _     | —                | 50    | μs   | Figure 2.22                                 |
| Bluetooth-dedicated clock oscillation frequency                 |                       | f <sub>BLECK</sub>   | _     | 32               |       | MHz  |                                             |
| Bluetooth-dedicated low-speed coscillation frequency            | on-chip oscillator    | f <sub>BLELOCO</sub> | _     | 32.768           | _     | kHz  |                                             |
| HOCO clock oscillation frequence                                | ÿ                     | f <sub>HOCO</sub>    | 31.36 | 32               | 32.64 | MHz  | $T_a = 0$ to +85°C                          |
|                                                                 |                       | (32 MHz)             | 31.04 | 32               | 32.96 |      | $T_a = -40 \text{ to } +85^{\circ}\text{C}$ |
|                                                                 |                       | f <sub>HOCO</sub>    | 52.96 | 54               | 55.08 | MHz  | $T_a = 0$ to +85°C                          |
|                                                                 |                       | (54 MHz)             | 52.38 | 54               | 55.62 |      | $T_a = -40 \text{ to } +85^{\circ}\text{C}$ |
| HOCO clock oscillation stabilizat                               | ion time              | t <sub>HOCO</sub>    | _     | —                | 30    | μs   | Figure 2.24                                 |
| PLL input frequency*3                                           |                       | f <sub>PLLIN</sub>   | 4     | —                | 12.5  | MHz  |                                             |
| PLL circuit oscillation frequency*                              | 3                     | f <sub>PLL</sub>     | 24    | —                | 54    | MHz  |                                             |
| PLL clock oscillation stabilization                             | time                  | t <sub>PLL</sub>     | _     | —                | 50    | μs   | Figure 2.25                                 |
| PLL free-running oscillation frequ                              | lency                 | f <sub>PLLFR</sub>   | _     | 8                | _     | MHz  |                                             |
| USBPLL input frequency*5                                        |                       | f <sub>PLLIN</sub>   | —     | 4, 6, 8, 12      |       | MHz  |                                             |
| USBPLL circuit oscillation freque                               | ency* <sup>5</sup>    | f <sub>PLL</sub>     | —     | 48* <sup>6</sup> |       | MHz  |                                             |
| USBPLL clock oscillation stabiliz                               | ation time            | t <sub>PLL</sub>     | —     | —                | 50    | μs   | Figure 2.25                                 |
| Sub-clock oscillator oscillation fre                            | equency* <sup>7</sup> | f <sub>SUB</sub>     | —     | 32.768           |       | kHz  |                                             |
| Sub-clock oscillation stabilization                             | n time*4              | t <sub>SUBOSC</sub>  | _     | 0.5              |       | s    | Figure 2.26                                 |

Note 1. Time until the clock can be used after the main clock oscillator stop bit (MOSCCR.MOSTP) is set to 0 (operating).

Note 2. Reference values when an 8-MHz resonator is used.

When specifying the main clock oscillator stabilization time, set the MOSCWTCR register with a stabilization time value that is equal to or greater than the resonator-manufacturer-recommended value.

After the MOSCCR.MOSTP bit is changed to enable the main clock oscillator, confirm that the OSCOVFSR.MOOVF flag has become 1, and then start using the main clock.

Note 3. The VCC range should be 2.4 to 3.6 V when the PLL is used.

Note 4. Reference values when a 32.768-kHz resonator is used.

After the setting of the SOSCCR.SOSTP bit or RCR3.RTCEN bit is changed to operate the sub-clock oscillator, only start using the sub-clock after the sub-clock oscillation stabilization wait time that is equal to or greater than the oscillator-manufacturer-recommended value has elapsed.

Note 5. The VCC range should be 3.0 to 3.6 V when the USBPLL is used.

Note 6. The oscillation frequency can be set to 48 MHz only.

Note 7. Only 32.768 kHz can be used.



Figure 2.19 EXTAL External Clock Input Timing



Figure 2.20 Main Clock Oscillation Start Timing



Figure 2.21 LOCO Clock Oscillation Start Timing



Figure 2.22 IWDT-Dedicated Clock Oscillation Start Timing









Figure 2.24 HOCO Clock Oscillation Start Timing (Oscillation is Started by Setting HOCOCR.HCSTP Bit)



Figure 2.25 PLL Clock Oscillation Start Timing (PLL is Operated after Main Clock Oscillation Has Been Stabled)



Figure 2.26 Sub-Clock Oscillation Start Timing



## 2.3.2 Reset Timing

### Table 2.25 Reset Timing

Conditions:  $1.8 \text{ V} \le \text{VCC} = \text{VCC}_\text{USB} = \text{AVCC0} = \text{VCC}_\text{RF} = \text{AVCC}_\text{RF} \le 3.6 \text{ V}, \text{VSS} = \text{AVSS0} = \text{VSS}_\text{USB} = \text{VSS}_\text{RF} = 0 \text{ V}, \text{T}_a = -40 \text{ to } +85^{\circ}\text{C}$ 

|                                                                 | Item                                                | Symbol              | Min. | Тур. | Max. | Unit                | Test Conditions |
|-----------------------------------------------------------------|-----------------------------------------------------|---------------------|------|------|------|---------------------|-----------------|
| RES# pulse width                                                | At power-on                                         | t <sub>RESWP</sub>  | 3    | —    |      | ms                  | Figure 2.27     |
|                                                                 | Other than above                                    | t <sub>RESW</sub>   | 30   |      |      | μs                  | Figure 2.28     |
| Wait time after RES#                                            | At normal startup*1                                 | t <sub>RESWT</sub>  |      | 8.5  |      | ms                  | Figure 2.27     |
| cancellation<br>(at power-on)                                   | During fast startup time*2                          | t <sub>RESWT</sub>  | _    | 560  | _    | μs                  |                 |
| Wait time after RES# cancellation<br>(during powered-on state)  |                                                     | t <sub>RESWT</sub>  | —    | 120  | —    | μs                  | Figure 2.28     |
| Independent watchdog                                            | timer reset period                                  | t <sub>RESWIW</sub> | _    | 1    | —    | IWDT clock<br>cycle | Figure 2.29     |
| Watchdog timer reset                                            | period                                              | t <sub>RESWWW</sub> | —    | 4    | —    | PCLKB cycle         |                 |
| Software reset period                                           |                                                     | t <sub>RESWSW</sub> |      | 1    |      | ICLK cycle          |                 |
| Wait time after independent watchdog timer reset cancellation*3 |                                                     | t <sub>RESWT2</sub> |      | 300  |      | μs                  |                 |
| Wait time after watchd                                          | Wait time after watchdog timer reset cancellation*4 |                     |      | 300  |      | μs                  | ]               |
| Wait time after softwar                                         | e reset cancellation                                | t <sub>RESWT2</sub> |      | 170  |      | μs                  | ]               |

Note 1. When OFS1.(LVDAS, FASTSTUP) bits are 11b.

Note 2. When OFS1.(LVDAS, FASTSTUP) bits are a value other than 11b.

Note 3. When IWDTCR.CKS[3:0] bits are 0000b.

Note 4. When WDTCR.CKS[3:0] bits are 0001b.



Figure 2.27 Reset Input Timing at Power-On







Figure 2.29 Reset Input Timing (2)



# 2.3.3 Timing of Recovery from Low Power Consumption Modes

#### Table 2.26 Timing of Recovery from Low Power Consumption Modes (1)

Conditions:  $1.8 \text{ V} \le \text{VCC} = \text{VCC}_\text{USB} = \text{AVCC0} = \text{VCC}_\text{RF} = \text{AVCC}_\text{RF} \le 3.6 \text{ V}, \text{VSS} = \text{AVSS0} = \text{VSS}_\text{USB} = \text{VSS}_\text{RF} = 0 \text{ V}, \text{T}_a = -40 \text{ to } +85^{\circ}\text{C}$ 

|                             |                    | Item                                                |                                               | Symbol                          | Min. | Тур. | Max. | Unit | Test<br>Conditions |
|-----------------------------|--------------------|-----------------------------------------------------|-----------------------------------------------|---------------------------------|------|------|------|------|--------------------|
| Recovery time from software | High-speed<br>mode | Crystal connected to main clock oscillator          | Main clock oscillator<br>operating*2          | cillator t <sub>SBYMC</sub> — 2 |      | 2    | 3    | ms   | Figure 2.30        |
| standby mode*1              |                    | External clock input<br>to main clock<br>oscillator | Main clock oscillator operating* <sup>3</sup> | t <sub>SBYEX</sub>              | _    | 35   | 50   | μs   |                    |
|                             |                    | Sub-clock oscillator o                              | perating                                      | t <sub>SBYSC</sub>              |      | 650  | 800  | μs   |                    |
|                             |                    | HOCO clock oscillato                                | r operating                                   | t <sub>SBYHO</sub>              | —    | 40   | 55   | μs   |                    |
|                             |                    | LOCO clock oscillato                                | r operating                                   | t <sub>SBYLO</sub>              | _    | 40   | 55   | μs   |                    |

Note 1. The recovery time varies depending on the state of each oscillator when the WAIT instruction is executed. When multiple oscillators are operating, the recovery time varies depending on the operating state of the oscillators that are not selected as the system clock source. The above table applies when only the corresponding clock is operating.

Note 2. When the frequency of the crystal is 20 MHz. When the main clock oscillator wait control register (MOSCWTCR) is set to 04h.

#### Table 2.27 Timing of Recovery from Low Power Consumption Modes (2)

Conditions:  $1.8 \text{ V} \le \text{VCC} = \text{VCC}_\text{USB} = \text{AVCC0} = \text{VCC}_\text{RF} = \text{AVCC}_\text{RF} \le 3.6 \text{ V}, \text{VSS} = \text{AVSS0} = \text{VSS}_\text{USB} = \text{VSS}_\text{RF} = 0 \text{ V}, \text{T}_a = -40 \text{ to } +85^{\circ}\text{C}$ 

|                                |                   | Item                                          |                                                                     | Symbol             | Min. | Тур. | Max. | Unit | Test<br>Conditions |
|--------------------------------|-------------------|-----------------------------------------------|---------------------------------------------------------------------|--------------------|------|------|------|------|--------------------|
| Recovery time<br>from software | Middle-speed mode | ed Crystal connected to main clock oscillator | Main clock oscillator<br>operating*2                                | t <sub>SBYMC</sub> | _    | 2    | 3    | ms   | Figure 2.30        |
| standby mode*1                 |                   |                                               | Main clock oscillator<br>and PLL circuit<br>operating* <sup>3</sup> | t <sub>SBYPC</sub> | —    | 2    | 3    | ms   |                    |
|                                |                   | External clock input to main clock            | Main clock oscillator<br>operating*4                                | t <sub>SBYEX</sub> | _    | 3    | 4    | μs   |                    |
|                                |                   | oscillator                                    | Main clock oscillator<br>and PLL circuit<br>operating* <sup>5</sup> | t <sub>SBYPE</sub> | _    | 65   | 85   | μs   |                    |
|                                |                   | Sub-clock oscillator of                       | perating                                                            | t <sub>SBYSC</sub> |      | 600  | 750  | μs   |                    |
|                                |                   | HOCO clock oscillato                          | r operating*6                                                       | t <sub>SBYHO</sub> |      | 40   | 50   | μs   |                    |
|                                |                   | LOCO clock oscillato                          | r operating                                                         | t <sub>SBYLO</sub> |      | 5    | 7    | μs   |                    |

Note 1. The recovery time varies depending on the state of each oscillator when the WAIT instruction is executed. When multiple oscillators are operating, the recovery time varies depending on the operating state of the oscillators that are not selected as the system clock source. The above table applies when only the corresponding clock is operating.
 Note 2. When the frequency of the crystal is 12 MHz.

When the main clock oscillator wait control register (MOSCWTCR) is set to 04h.

Note 3. When the frequency of PLL is 12 MHz.

Note 4. When the frequency of the external clock is 12 MHz.

When the main clock oscillator wait control register (MOSCWTCR) is set to 00h.

Note 5. When the frequency of PLL is 12 MHz.

When the main clock oscillator wait control register (MOSCWTCR) is set to 00h.

Note 6. This is the case when HOCO is selected as the system clock and its frequency division is set to be 8 MHz.



Note 3. When the frequency of the external clock is 20 MHz. When the main clock oscillator wait control register (MOSCWTCR) is set to 00h.

When the main clock oscillator wait control register (MOSCWTCR) is set to 04h.

#### Table 2.28 Timing of Recovery from Low Power Consumption Modes (3)

Conditions:  $1.8 \text{ V} \le \text{VCC} = \text{VCC}_\text{USB} = \text{AVCC0} = \text{VCC}_\text{RF} = \text{AVCC}_\text{RF} \le 3.6 \text{ V}, \text{VSS} = \text{AVSS0} = \text{VSS}_\text{USB} = \text{VSS}_\text{RF} = 0 \text{ V}, \text{T}_a = -40 \text{ to } +85^{\circ}\text{C}$ 

| Item                                                         |                   |                                | Symbol             | Min. | Тур. | Max. | Unit | Test<br>Conditions |
|--------------------------------------------------------------|-------------------|--------------------------------|--------------------|------|------|------|------|--------------------|
| Recovery time<br>from software<br>standby mode* <sup>1</sup> | Low-speed<br>mode | Sub-clock oscillator operating | t <sub>SBYSC</sub> |      | 600  | 750  | μs   | Figure 2.30        |

Note 1. The sub-clock continues oscillating in software standby mode during low-speed mode.



Figure 2.30 Software Standby Mode Recovery Timing

### Table 2.29 Timing of Recovery from Low Power Consumption Modes (4)

Conditions:  $1.8 \text{ V} \le \text{VCC} = \text{VCC}_{USB} = \text{AVCC}_{RF} = \text{AVCC}_{RF} \le 3.6 \text{ V}, \text{VSS} = \text{AVSS0} = \text{VSS}_{USB} = \text{VSS}_{RF} = 0 \text{ V}, \text{T}_a = -40 \text{ to } +85^{\circ}\text{C}$ 

| Ite                     | em                  | Symbol            | Min. | Тур. | Max. | Unit | Test Conditions |
|-------------------------|---------------------|-------------------|------|------|------|------|-----------------|
| Recovery time from deep | High-speed mode*2   | t <sub>DSLP</sub> | —    | 2    | 3.5  | μs   | Figure 2.31     |
| sleep mode*1            | Middle-speed mode*3 | t <sub>DSLP</sub> | —    | 3    | 4    | μs   |                 |
|                         | Low-speed mode*4    | t <sub>DSLP</sub> | —    | 400  | 500  | μs   |                 |

Note 1. Oscillators continue oscillating in deep sleep mode.

Note 2. When the frequency of the system clock is 32 MHz.

Note 3. When the frequency of the system clock is 12 MHz.

Note 4. When the frequency of the system clock is 32 kHz.







### Table 2.30 Operating Mode Transition Time

Conditions:  $1.8 \text{ V} \le \text{VCC} = \text{VCC}_{USB} = \text{AVCC} = \text{VCC}_{RF} = \text{AVCC}_{RF} \le 3.6 \text{ V}, \text{VSS} = \text{AVSS0} = \text{VSS}_{USB} = \text{VSS}_{RF} = 0 \text{ V}, \text{T}_a = -40 \text{ to } +85^{\circ}\text{C}$ 

| Mode before Transition                                 | Mode after Transition                                     |            | Tra | ansition Tir | me   | Unit |
|--------------------------------------------------------|-----------------------------------------------------------|------------|-----|--------------|------|------|
|                                                        |                                                           |            |     | Тур.         | Max. | Unit |
| High-speed operating mode                              | Middle-speed operating modes                              | 8 MHz      | —   | 10           | _    | μs   |
| Middle-speed operating modes                           | High-speed operating mode                                 | 8 MHz      | —   | 37.5         | —    | μs   |
| Low-speed operating mode                               | Middle-speed operating mode,<br>high-speed operating mode | 32.768 kHz | —   | 215          | _    | μs   |
| Middle-speed operating mode, high-speed operating mode | Low-speed operating mode                                  | 32.768 kHz | —   | 185          | —    | μs   |

Note: Values when the frequencies of PCLKA, PCLKB, PCLKD, and FCLK, are not divided.



# 2.3.4 Control Signal Timing

#### Table 2.31Control Signal Timing

Conditions: 1.8 V  $\leq$  VCC = VCC\_USB = AVCC0 = VCC\_RF = AVCC\_RF  $\leq$  3.6 V, VSS = AVSS0 = VSS\_USB = VSS\_RF = 0 V, T<sub>a</sub> = -40 to +85°C

| Item                              | Symbol            | Min.                                   | Тур. | Max. | Unit | Test Cond                      | itions                                |
|-----------------------------------|-------------------|----------------------------------------|------|------|------|--------------------------------|---------------------------------------|
| NMI pulse width t <sub>NMIW</sub> |                   | 200                                    | —    | —    | ns   | NMI digital filter is disabled | t <sub>Pcyc</sub> × 2 ≤ 200 ns        |
|                                   |                   | t <sub>Pcyc</sub> × 2*1                | —    | —    |      | (NMIFLTE.NFLTEN = 0)           | t <sub>Pcyc</sub> × 2 > 200 ns        |
|                                   |                   | 200                                    | —    | —    |      | NMI digital filter is enabled  | t <sub>NMICK</sub> × 3 ≤ 200 ns       |
|                                   |                   | t <sub>NMICK</sub> × 3.5* <sup>2</sup> | _    | _    |      | (NMIFLTE.NFLTEN = 1)           | t <sub>NMICK</sub> × 3 > 200 ns       |
| IRQ pulse width                   | t <sub>IRQW</sub> | 200                                    | _    | _    | ns   | IRQ digital filter is disabled | t <sub>Pcyc</sub> × 2 ≤ 200 ns        |
|                                   |                   | t <sub>Pcyc</sub> × 2*1                | _    | _    |      | (IRQFLTE0.FLTENi = 0)          | t <sub>Pcyc</sub> × 2 > 200 ns        |
|                                   |                   | 200                                    | _    | _    |      | IRQ digital filter is enabled  | t <sub>IRQCK</sub> × 3 ≤ 200 ns       |
|                                   |                   | t <sub>IRQCK</sub> × 3.5* <sup>3</sup> | —    | —    | 1    | (IRQFLTE0.FLTENi = 1)          | $t_{IRQCK} \times 3 > 200 \text{ ns}$ |

Note: 200 ns minimum in software standby mode.

Note 1. t<sub>Pcyc</sub> indicates the cycle of PCLKB.

Note 2.  $t_{\text{NMICK}}$  indicates the cycle of the NMI digital filter sampling clock.

Note 3.  $t_{IRQCK}$  indicates the cycle of the IRQi digital filter sampling clock (i = 0 to 7).



### Figure 2.32 NMI Interrupt Input Timing







## 2.3.5 Timing of On-Chip Peripheral Modules

## 2.3.5.1 Timing of I/O Ports

### Table 2.32Timing of I/O Ports

Conditions: 1.8 V  $\leq$  VCC = VCC\_USB = AVCC0 = VCC\_RF = AVCC\_RF  $\leq$  3.6 V, VSS = AVSS0 = VSS\_USB = VSS\_RF = 0 V, T<sub>a</sub> = -40 to +85°C

|           | Item                   | Symbol           | Min. | Max. | Unit<br>*1        | Test<br>Conditions |
|-----------|------------------------|------------------|------|------|-------------------|--------------------|
| I/O ports | Input data pulse width | t <sub>PRW</sub> | 1.5  | _    | t <sub>Pcyc</sub> | Figure 2.34        |

Note 1. t<sub>Pcyc</sub>: PCLK cycle







# 2.3.5.2 Timing of MTU/TPU

### Table 2.33Timing of MTU/TPU

Conditions: 1.8 V  $\leq$  VCC = VCC\_USB = AVCC0 = VCC\_RF = AVCC\_RF  $\leq$  3.6 V, VSS = AVSS0 = VSS\_USB = VSS\_RF = 0 V, T<sub>a</sub> = -40 to +85°C

|         | Item                            |                     | Symbol               | Min. | Max. | Unit<br>*1        | Test<br>Conditions |
|---------|---------------------------------|---------------------|----------------------|------|------|-------------------|--------------------|
| MTU/TPU | Input capture input pulse width | Single-edge setting | t <sub>TICW</sub>    | 1.5  |      | t <sub>Pcyc</sub> | Figure 2.35        |
|         |                                 | Both-edge setting   |                      | 2.5  |      |                   |                    |
|         | Timer clock pulse width         | Single-edge setting | t <sub>TCKWH</sub> , | 1.5  |      | t <sub>Pcyc</sub> | Figure 2.36        |
|         |                                 | Both-edge setting   | t <sub>TCKWL</sub>   | 2.5  |      |                   |                    |
|         |                                 | Phase counting mode |                      | 2.5  | —    |                   |                    |

Note 1.  $t_{Pcyc}$ : PCLK cycle



### Figure 2.35 MTU Input/Output Timing



Figure 2.36 MTU Clock Input Timing



# 2.3.5.3 Timing of POE

### Table 2.34Timing of POE

Conditions: 1.8 V  $\leq$  VCC = VCC\_USB = AVCC0 = VCC\_RF = AVCC\_RF  $\leq$  3.6 V, VSS = AVSS0 = VSS\_USB = VSS\_RF = 0 V, T<sub>a</sub> = -40 to +85°C

|     | Item                   | Symbol            | Min. | Max. | Unit<br>*1        | Test<br>Conditions |
|-----|------------------------|-------------------|------|------|-------------------|--------------------|
| POE | POE# input pulse width | t <sub>POEW</sub> | 1.5  | _    | t <sub>Pcyc</sub> | Figure 2.37        |

Note 1. t<sub>Pcyc</sub>: PCLK cycle





## 2.3.5.4 Timing of TMR

### Table 2.35 Timing of TMR

Conditions:  $1.8 \text{ V} \le \text{VCC} = \text{VCC}_{USB} = \text{AVCC}_{RF} = \text{AVCC}_{RF} \le 3.6 \text{ V}, \text{VSS} = \text{AVSS0} = \text{VSS}_{USB} = \text{VSS}_{RF} = 0 \text{ V}, \text{T}_{a} = -40 \text{ to } +85^{\circ}\text{C}$ 

|     |                         |                     | Symbol               | Min. | Max. | Unit<br>*1        | Test<br>Conditions |
|-----|-------------------------|---------------------|----------------------|------|------|-------------------|--------------------|
| TMR | Timer clock pulse width | Single-edge setting | t <sub>TMCWH</sub> , | 1.5  | _    | t <sub>Pcyc</sub> | Figure 2.38        |
|     |                         | Both-edge setting   | t <sub>TMCWL</sub>   | 2.5  |      |                   |                    |

Note 1. t<sub>Pcyc</sub>: PCLK cycle







# 2.3.5.5 Timing of SCI

### Table 2.36 Timing of SCI

Conditions: 1.8 V  $\leq$  VCC = VCC\_USB = AVCC0 = VCC\_RF = AVCC\_RF  $\leq$  3.6 V, VSS = AVSS0 = VSS\_USB = VSS\_RF = 0 V, T<sub>a</sub> = -40 to +85°C

|     | Ite                             | $\begin{tabular}{ c c c c c c c c c c c c c c c c c c c$ |                   |                   |     |     | Test<br>Conditions |             |  |  |  |
|-----|---------------------------------|----------------------------------------------------------|-------------------|-------------------|-----|-----|--------------------|-------------|--|--|--|
| SCI | Input clock cycle time          |                                                          | Asynchronous      | t <sub>Scyc</sub> | 4   | —   | t <sub>Pcyc</sub>  | Figure 2.39 |  |  |  |
|     |                                 |                                                          | Clock synchronous |                   | 6   | —   |                    |             |  |  |  |
|     | Input clock pulse width         |                                                          |                   | t <sub>SCKW</sub> | 0.4 | 0.6 | t <sub>Scyc</sub>  | 1           |  |  |  |
|     | Input clock rise time           | put clock rise time                                      |                   |                   |     | 20  | ns                 |             |  |  |  |
|     | Input clock fall time           |                                                          |                   | t <sub>SCKf</sub> |     | 20  | ns                 |             |  |  |  |
|     | Output clock cycle time         |                                                          | Asynchronous      | t <sub>Scyc</sub> | 16  | —   | t <sub>Pcyc</sub>  | Figure 2.40 |  |  |  |
|     |                                 |                                                          | Clock synchronous | _                 | 4   | —   |                    |             |  |  |  |
|     | Output clock pulse width        |                                                          |                   | t <sub>SCKW</sub> | 0.4 | 0.6 | t <sub>Scyc</sub>  |             |  |  |  |
|     | Output clock rise time          |                                                          |                   | t <sub>SCKr</sub> |     | 20  | 20 ns              |             |  |  |  |
|     | Output clock fall time          |                                                          |                   | t <sub>SCKf</sub> |     | 20  | ns                 |             |  |  |  |
|     | -                               | Clock synchro                                            | nous              | t <sub>TXD</sub>  | _   | 40  | ns                 |             |  |  |  |
|     | -                               | Clock                                                    | 2.7 V or above    | _                 |     | 65  | ns                 |             |  |  |  |
|     | (slave)                         | synchronous                                              | 1.8 V or above    | _                 |     | 100 | ns                 |             |  |  |  |
|     | Receive data setup time         | Clock<br>synchronous                                     | 2.7 V or above    | t <sub>RXS</sub>  | 65  | —   | ns                 |             |  |  |  |
|     | (master)                        |                                                          | 1.8 V or above    | _                 | 90  | —   | ns                 |             |  |  |  |
|     | Receive data setup time (slave) | Clock synchro                                            | nous              |                   | 40  | —   | ns                 |             |  |  |  |
|     | Receive data hold time          | Clock synchro                                            | nous              | t <sub>RXH</sub>  | 40  | —   | ns                 | 1           |  |  |  |

Note 1. t<sub>Pcyc</sub>: PCLK cycle



### Figure 2.39 SCK Clock Input Timing







#### Table 2.37Timing of Simple I<sup>2</sup>C

Conditions:  $2.7 \text{ V} \le \text{VCC} = \text{VCC}_{USB} = \text{AVCC} = \text{VCC}_{RF} = \text{AVCC}_{RF} \le 3.6 \text{ V}, \text{VSS} = \text{AVSS0} = \text{VSS}_{USB} = \text{VSS}_{RF} = 0 \text{ V}, \text{ fPCLKB} \le 32 \text{ MHz}, \text{ T}_a = -40 \text{ to } +85^{\circ}\text{C}$ 

|                         | Symbol                        | Min.*1            | Max. | Unit                  | Test<br>Conditions |             |  |
|-------------------------|-------------------------------|-------------------|------|-----------------------|--------------------|-------------|--|
| Simple I <sup>2</sup> C | SSDA rise time                | t <sub>Sr</sub>   | —    | 1000                  | ns                 | Figure 2.41 |  |
| (Standard mode)         | SSDA fall time                | t <sub>Sf</sub>   | —    | 300                   | ns                 |             |  |
|                         | SSDA spike pulse removal time | t <sub>SP</sub>   | 0    | 4 × t <sub>Pcyc</sub> | ns                 |             |  |
|                         | Data setup time               | t <sub>SDAS</sub> | 250  | _                     | ns                 |             |  |
|                         | Data hold time                | t <sub>SDAH</sub> | 0    | _                     | ns                 |             |  |
|                         | SSCL, SSDA capacitive load    | Cb                | —    | 400                   | pF                 |             |  |
| Simple I <sup>2</sup> C | SSDA rise time                | t <sub>Sr</sub>   | —    | 300                   | ns                 | Figure 2.41 |  |
| (Fast mode)             | SSDA fall time                | t <sub>Sf</sub>   | —    | 300                   | ns                 |             |  |
|                         | SSDA spike pulse removal time | t <sub>SP</sub>   | 0    | 4 × t <sub>Pcyc</sub> | ns                 |             |  |
|                         | Data setup time               | t <sub>SDAS</sub> | 100  | —                     | ns                 |             |  |
|                         | Data hold time                | t <sub>SDAH</sub> | 0    | —                     | ns                 |             |  |
|                         | SSCL, SSDA capacitive load    | Cb                | —    | 400                   | pF                 |             |  |

Note: t<sub>Pcyc</sub>: PCLK cycle

Note 1.  $C_b$  is the total capacitance of the bus lines.





Figure 2.41 RIIC Bus Interface Input/Output Timing and Simple I<sup>2</sup>C Bus Interface Input/Output Timing

### Table 2.38Timing of Simple SPI

Conditions:  $1.8 \text{ V} \le \text{VCC} = \text{VCC}_{\text{USB}} = \text{AVCC0} = \text{VCC}_{\text{RF}} = \text{AVCC}_{\text{RF}} \le 3.6 \text{ V}, \text{VSS} = \text{AVSS0} = \text{VSS}_{\text{USB}} = \text{VSS}_{\text{RF}} = 0 \text{ V}, \text{T}_{a} = -40 \text{ to } +85^{\circ}\text{C}$ 

|        | Item                            |                                         | Symbol          | Min.  | Max.               | Unit*1      | Test<br>Conditions          |  |
|--------|---------------------------------|-----------------------------------------|-----------------|-------|--------------------|-------------|-----------------------------|--|
| Simple | SCK clock cycle output (master) | t <sub>SPcyc</sub>                      | 4               | 65536 | t <sub>Pcyc</sub>  | Figure 2.42 |                             |  |
| SPI    | SCK clock cycle input (slave)   |                                         | 6               | 65536 | t <sub>Pcyc</sub>  |             |                             |  |
|        | SCK clock high pulse width      | t <sub>SPCKWH</sub>                     | 0.4             | 0.6   | t <sub>SPcyc</sub> |             |                             |  |
|        | SCK clock low pulse width       | t <sub>SPCKWL</sub>                     | 0.4             | 0.6   | t <sub>SPcyc</sub> |             |                             |  |
|        | SCK clock rise/fall time        | t <sub>SPCKr</sub> , t <sub>SPCKf</sub> |                 | 20    | ns                 | 1           |                             |  |
|        | Data input setup time (master)  | 2.7 V or above                          | t <sub>SU</sub> | 65    | l –                |             | Figure 2.43,<br>Figure 2.44 |  |
|        |                                 | 1.8 V or above                          |                 | 95    | l –                |             |                             |  |
|        | Data input setup time (slave)   |                                         | 40              | l –   |                    |             |                             |  |
|        | Data input hold time            | t <sub>H</sub>                          | 40              | _     | ns                 |             |                             |  |
|        | SSL input setup time            | t <sub>LEAD</sub>                       | 3               | _     | t <sub>SPcyc</sub> |             |                             |  |
|        | SSL input hold time             | t <sub>LAG</sub>                        | 3               | _     | t <sub>SPcyc</sub> |             |                             |  |
|        | Data output delay time (master) | t <sub>OD</sub>                         |                 | 40    | ns                 |             |                             |  |
|        | Data output delay time (slave)  | 2.7 V or above                          |                 | _     | 65                 |             |                             |  |
|        |                                 | 1.8 V or above                          |                 |       | 100                |             |                             |  |
|        | Data output hold time (master)  | 2.7 V or above                          | t <sub>OH</sub> | -10   | _                  | ns          |                             |  |
|        |                                 | 1.8 V or above                          |                 | -20   | _                  |             |                             |  |
|        | Data output hold time (slave)   |                                         | -10             | _     |                    |             |                             |  |
|        | Data rise/fall time             | t <sub>Dr</sub> , t <sub>Df</sub>       | _               | 20    | ns                 | 1           |                             |  |
|        | SSL input rise/fall time        | t <sub>SSLr</sub> , t <sub>SSLf</sub>   |                 | 20    | ns                 | 1           |                             |  |
|        | Slave access time               | t <sub>SA</sub>                         | —               | 6     | t <sub>Pcyc</sub>  | Figure 2.45 |                             |  |
|        | Slave output release time       | t <sub>REL</sub>                        | _               | 6     | t <sub>Pcyc</sub>  | Figure 2.4  |                             |  |

Note 1. t<sub>Pcyc</sub>: PCLK cycle





Figure 2.42 RSPI Clock Timing and Simple SPI Clock Timing



Figure 2.43 RSPI Timing (Master, CPHA = 0) and Simple SPI Clock Timing (Master, CKPH = 1)



Figure 2.44 RSPI Timing (Master, CPHA = 1) and Simple SPI Clock Timing (Master, CKPH = 0)



Figure 2.45 RSPI Timing (Slave, CPHA = 0) and Simple SPI Clock Timing (Slave, CKPH = 1)





#### 2.3.5.6 Timing of RIIC

#### Table 2.39 Timing of RIIC

Conditions: 2.7 V ≤ VCC = VCC\_USB = AVCC0 = VCC\_RF = AVCC\_RF ≤ 3.6 V, VSS = AVSS0 = VSS\_USB = VSS\_RF = 0 V, fPCLKB ≤ 32 MHz,  $T_a = -40$  to +85°C

|                        | Item                                | Symbol            | Min.*1, *2                          | Max.                        | Unit | Test<br>Conditions |
|------------------------|-------------------------------------|-------------------|-------------------------------------|-----------------------------|------|--------------------|
| RIIC                   | SCL cycle time                      | t <sub>SCL</sub>  | 6 (12) × t <sub>IICcyc</sub> + 1300 | —                           | ns   | Figure 2.47        |
| (Standard mode, SMBus) | SCL high pulse width                | t <sub>SCLH</sub> | 3 (6) × t <sub>IICcyc</sub> + 300   | —                           | ns   | -<br>-<br>-<br>-   |
|                        | SCL low pulse width                 | t <sub>SCLL</sub> | 3 (6) × t <sub>IICcyc</sub> + 300   | —                           | ns   |                    |
|                        | SCL, SDA rise time                  | t <sub>Sr</sub>   | —                                   | 1000                        | ns   |                    |
|                        | SCL, SDA fall time                  | t <sub>Sf</sub>   | —                                   | 300                         | ns   |                    |
|                        | SCL, SDA spike pulse removal time   | t <sub>SP</sub>   | 0                                   | 1 (4) × t <sub>IICcyc</sub> | ns   |                    |
|                        | SDA bus free time                   | t <sub>BUF</sub>  | 3 (6) × t <sub>IICcyc</sub> + 300   | —                           | ns   |                    |
|                        | START condition hold time           | t <sub>STAH</sub> | t <sub>IICcyc</sub> + 300           | —                           | ns   |                    |
|                        | Repeated START condition setup time | t <sub>STAS</sub> | 1000                                | _                           | ns   |                    |
|                        | STOP condition setup time           | t <sub>STOS</sub> | 1000                                | —                           | ns   |                    |
|                        | Data setup time                     | t <sub>SDAS</sub> | t <sub>IICcyc</sub> + 50            | —                           | ns   |                    |
|                        | Data hold time                      | t <sub>SDAH</sub> | 0                                   | —                           | ns   |                    |
|                        | SCL, SDA capacitive load            | Cb                | —                                   | 400                         | pF   |                    |
| RIIC                   | SCL cycle time                      | t <sub>SCL</sub>  | 6 (12) × t <sub>IICcyc</sub> + 600  | —                           | ns   | Figure 2.47        |
| (Fast mode)            | SCL high pulse width                | t <sub>SCLH</sub> | 3 (6) × t <sub>IICcyc</sub> + 300   | —                           | ns   |                    |
|                        | SCL low pulse width                 | t <sub>SCLL</sub> | $3 (6) \times t_{IICcyc} + 300$     | —                           | ns   |                    |
|                        | SCL, SDA rise time                  | t <sub>Sr</sub>   | —                                   | 300                         | ns   |                    |
|                        | SCL, SDA fall time                  | t <sub>Sf</sub>   | —                                   | 300                         | ns   |                    |
|                        | SCL, SDA spike pulse removal time   | t <sub>SP</sub>   | 0                                   | 1 (4) × t <sub>IICcyc</sub> | ns   |                    |
|                        | SDA bus free time                   | t <sub>BUF</sub>  | $3 (6) \times t_{IICcyc} + 300$     | —                           | ns   |                    |
|                        | START condition hold time           | t <sub>STAH</sub> | t <sub>IICcyc</sub> + 300           | —                           | ns   |                    |
|                        | Repeated START condition setup time | t <sub>STAS</sub> | 300                                 | _                           | ns   | 1                  |
|                        | STOP condition setup time           | t <sub>STOS</sub> | 300                                 | —                           | ns   | ]                  |
|                        | Data setup time                     | t <sub>SDAS</sub> | t <sub>IICcyc</sub> + 50            | _                           | ns   | 1                  |
|                        | Data hold time                      | t <sub>SDAH</sub> | 0                                   |                             | ns   | ]                  |
|                        | SCL, SDA capacitive load            | Cb                | —                                   | 400                         | pF   | 1                  |

Note:  $t_{IICcyc}$ : RIIC internal reference clock (IIC $\phi$ ) cycle Note 1. The value in parentheses is used when the ICMR3.NF[1:0] bits are set to 11b while a digital filter is enabled with the ICFER.NFE bit = 1.

Note 2. C<sub>b</sub> is the total capacitance of the bus lines.





Figure 2.47 RIIC Bus Interface Input/Output Timing and Simple I<sup>2</sup>C Bus Interface Input/Output Timing



# 2.3.5.7 Timing of RSPI

### Table 2.40 Timing of RSPI

Conditions:  $1.8 \text{ V} \le \text{VCC} = \text{VCC}_{USB} = \text{AVCC}_{RF} = \text{AVCC}_{RF} \le 3.6 \text{ V}, \text{VSS} = \text{AVSS0} = \text{VSS}_{USB} = \text{VSS}_{RF} = 0 \text{ V},$  $T_a = -40 \text{ to } +85^{\circ}\text{C}, \text{ C} = 30 \text{ pF}, \text{ when high-drive output is selected by the drive capacity control register}$ 

|   |                                 | Symbol | Min.                                                        | Max.                              | Unit                                                                 | Test<br>Conditions                       |                      |                   |
|---|---------------------------------|--------|-------------------------------------------------------------|-----------------------------------|----------------------------------------------------------------------|------------------------------------------|----------------------|-------------------|
|   | RSPCK clock Master              |        |                                                             | t <sub>SPcyc</sub>                | 2                                                                    | 4096                                     | t <sub>Pcyc</sub> *1 | Figure 2.48       |
|   | cycle                           | Slave  |                                                             |                                   | 8                                                                    | 4096                                     |                      | _                 |
|   | RSPCK clock<br>high pulse width | Master |                                                             | t <sub>SPCKWH</sub>               | $(t_{SPcyc} - t_{SPCKr} - t_{SPCKf})/2 - 3$                          | —                                        | ns                   |                   |
|   |                                 | Slave  |                                                             |                                   | (t <sub>SPcyc</sub> - t <sub>SPCKr</sub> -<br>t <sub>SPCKf</sub> )/2 | —                                        |                      |                   |
|   | RSPCK clock<br>low pulse width  | Master |                                                             | t <sub>SPCKWL</sub>               | $(t_{SPcyc} - t_{SPCKr} - t_{SPCKr})/2 - 3$                          |                                          | ns                   |                   |
|   |                                 | Slave  |                                                             |                                   | (t <sub>SPcyc</sub> – t <sub>SPCKr</sub> –<br>t <sub>SPCKf</sub> )/2 | _                                        |                      |                   |
|   | RSPCK clock                     | Output | 2.7 V or above                                              | t <sub>SPCKr</sub> ,              | —                                                                    | 10                                       | ns                   |                   |
| l | rise/fall time                  |        | 1.8 V or above                                              | t <sub>SPCKf</sub>                | —                                                                    | 15                                       |                      |                   |
|   |                                 | Input  |                                                             |                                   | —                                                                    | 1                                        | μs                   |                   |
|   |                                 | Master | 2.7 V or above                                              | t <sub>SU</sub>                   | 10                                                                   | —                                        | ns                   | Figure 2.49       |
| ľ | time                            |        | 1.8 V or above                                              | -                                 | 30                                                                   | _                                        | -                    | to<br>Figure 2.52 |
|   |                                 | Slave  |                                                             |                                   | 25 – t <sub>Pcyc</sub>                                               | —                                        |                      | Figure 2.52       |
|   | Data input hold 1<br>time       | Master | RSPCK set to a division ratio other than PCLKB divided by 2 | t <sub>H</sub>                    | t <sub>Pcyc</sub>                                                    | _                                        | ns                   |                   |
|   |                                 |        | RSPCK set to PCLKB divided by 2                             | t <sub>HF</sub>                   | 0                                                                    |                                          |                      |                   |
|   |                                 | Slave  |                                                             | t <sub>H</sub>                    | 20 + 2 × t <sub>Pcyc</sub>                                           | _                                        |                      |                   |
|   | SSL setup time                  | Master |                                                             | t <sub>LEAD</sub>                 | $-30 + N^{*2} \times t_{SPcyc}$                                      | —                                        | ns                   |                   |
|   |                                 | Slave  |                                                             |                                   | 2                                                                    | _                                        | t <sub>Pcyc</sub>    |                   |
| , | SSL hold time                   | Master |                                                             | t <sub>LAG</sub>                  | –30 + N* <sup>3</sup> × t <sub>SPcyc</sub>                           | _                                        | ns                   |                   |
|   |                                 | Slave  |                                                             |                                   | 2                                                                    | —                                        | t <sub>Pcyc</sub>    |                   |
|   |                                 | Master | 2.7 V or above                                              | t <sub>OD</sub>                   | —                                                                    | 14                                       | ns                   |                   |
| 1 | delay time                      |        | 1.8 V or above                                              |                                   | —                                                                    | 30                                       |                      |                   |
|   |                                 | Slave  | 2.7 V or above                                              |                                   | —                                                                    | — 3 × t <sub>Pcyc</sub> + 65             |                      |                   |
|   |                                 |        | 1.8 V or above                                              |                                   | —                                                                    | 3 × t <sub>Pcyc</sub> +105               |                      |                   |
|   | Data output hold                | Master |                                                             | t <sub>OH</sub>                   | 0                                                                    | —                                        | ns                   |                   |
|   | time                            | Slave  |                                                             |                                   | 0                                                                    | —                                        |                      |                   |
|   | Successive<br>transmission      | Master |                                                             | t <sub>TD</sub>                   | $t_{SPcyc}$ + 2 × $t_{Pcyc}$                                         | $8 \times t_{SPcyc} + 2 \times t_{Pcyc}$ | ns                   |                   |
| 1 | delay time                      | Slave  |                                                             |                                   | 4 × t <sub>Pcyc</sub>                                                | —                                        |                      |                   |
|   | MOSI and MISO rise/fall time    | Output | 2.7 V or above                                              | t <sub>Dr</sub> , t <sub>Df</sub> | —                                                                    | 10                                       | ns                   |                   |
|   |                                 |        | 1.8 V or above                                              |                                   | —                                                                    | 15                                       |                      |                   |
|   |                                 | Input  |                                                             |                                   | —                                                                    | 1                                        | μs                   |                   |
|   | SSL rise/fall                   | Output | 2.7 V or above                                              | t <sub>SSLr</sub> ,               | —                                                                    | 10                                       | ns                   |                   |
| 1 | time                            |        | 1.8 V or above                                              | t <sub>SSLf</sub>                 | —                                                                    | 15                                       | ns                   |                   |
|   |                                 | Input  |                                                             |                                   | —                                                                    | 1                                        | μs                   |                   |
|   | Slave access tim                | е      | 2.7 V or above                                              | t <sub>SA</sub>                   | —                                                                    | 6                                        | t <sub>Pcyc</sub>    | Figure 2.51,      |
|   |                                 |        | 1.8 V or above                                              | ]                                 | _                                                                    | 7                                        |                      | Figure 2.52       |
|   | Slave output release            |        | 2.7 V or above                                              | t <sub>REL</sub>                  |                                                                      | 5                                        | t <sub>Pcyc</sub>    |                   |
| ŀ | time                            |        | 1.8 V or above                                              |                                   | _                                                                    | 6                                        |                      |                   |



Note 1. t<sub>Pcyc</sub>: PCLK cycle Note 2. N: An integer from 1 to 8 that can be set by the RSPI clock delay register (SPCKD) Note 3. N: An integer from 1 to 8 that can be set by the RSPI slave select negation delay register (SSLND)



















Figure 2.52 RSPI Timing (Slave, CPHA = 1) and Simple SPI Clock Timing (Slave, CKPH = 0)



### 2.3.5.8 Timing of SSI

#### Table 2.41 Timing of SSI

Conditions: 1.8 V  $\leq$  VCC = VCC\_USB = AVCC0 = VCC\_RF = AVCC\_RF  $\leq$  3.6 V, VSS = AVSS0 = VSS\_USB = VSS\_RF = 0 V, fPCLKB  $\leq$  32 MHz, T<sub>a</sub> = -40 to +85°C

|     | Item                  |                   | Symbol             | Min. | Max. | Unit   | Test<br>Conditions |
|-----|-----------------------|-------------------|--------------------|------|------|--------|--------------------|
| SSI | AUDIO_MCLK input      | 2.7 V or above    | t <sub>AUDIO</sub> | 1    | 25   | MHz    |                    |
|     | frequency             | 1.8 V or above    |                    | 1    | 4    |        |                    |
|     | Output clock cycle    |                   | t <sub>O</sub>     | 250  | —    | ns     | Figure 2.53        |
|     | Input clock cycle     | Input clock cycle |                    |      | —    | ns     |                    |
|     | Clock high level      | Clock high level  |                    |      | 0.6  | to, ti |                    |
|     | Clock low level       | Clock low level   |                    |      | 0.6  | to, ti |                    |
|     | Clock rise time       | Clock rise time   |                    |      | 20   | ns     |                    |
|     | Data delay time       | 2.7 V or above    | t <sub>DTR</sub>   |      | 65   | ns     | Figure 2.54        |
|     |                       | 1.8 V or above    |                    |      | 105  |        | Figure 2.55        |
|     | Setup time            | 2.7 V or above    | t <sub>SR</sub>    | 65   | _    | ns     |                    |
|     |                       | 1.8 V or above    |                    | 90   | _    |        |                    |
|     | Hold time             | L                 | t <sub>HTR</sub>   | 40   | _    | ns     | 1                  |
|     | WS changing edge SSID | ATA output delay  | t <sub>DTRW</sub>  | _    | 105  | ns     | Figure 2.56        |







Figure 2.54 SSI Transmission/Reception Timing (SSICR.SCKP = 0)



Figure 2.55 SSI Transmission/Reception Timing (SSICR.SCKP = 1)



Figure 2.56 SSIDATA Output Delay After SSIWSn Changing Edge



### 2.3.5.9 Timing of SDHI

#### Table 2.42Timing of SDHI

Conditions: 2.7 V  $\leq$  VCC = VCC\_USB = AVCC0 = VCC\_RF = AVCC\_RF  $\leq$  3.6 V, VSS = AVSS0 = VSS\_USB = VSS\_RF = 0 V, fPCLKB  $\leq$  32 MHz, T<sub>a</sub> = -40 to +85°C,

when high-drive output is selected by the drive capacity control register

|      | Item                                                                                 | Symbol                | Min.   | Max.  | Unit | Test<br>Conditions |
|------|--------------------------------------------------------------------------------------|-----------------------|--------|-------|------|--------------------|
| SDHI | SDHI_CLK pin output cycle time                                                       | t <sub>PP(SD)</sub>   | 62.5   | —     | ns   | Figure 2.57        |
|      | SDHI_CLK pin output high pulse width                                                 | t <sub>WH(SD)</sub>   | 18.25  | —     | ns   |                    |
|      | SDHI_CLK pin output low pulse width                                                  | t <sub>WL(SD)</sub>   | 18.25  | —     | ns   |                    |
|      | SDHI_CLK pin output rise time                                                        | t <sub>TLH(SD)</sub>  | —      | 10    | ns   |                    |
|      | SDHI_CLK pin output fall time                                                        | t <sub>THL(SD)</sub>  | —      | 10    | ns   |                    |
|      | Output data delay time (data transfer mode) for SDHI_CMD and SDHI_D0 to SDHI_D3 pins | t <sub>ODLY(SD)</sub> | -18.25 | 18.25 | ns   |                    |
|      | Input data setup time for SDHI_CMD and SDHI_D0 to SDHI_D3 pins                       | t <sub>ISU(SD)</sub>  | 9.25   | —     | ns   |                    |
|      | Input data hold time for SDHI_CMD and SDHI_D0 to SDHI_D3 pins                        | t <sub>IH(SD)</sub>   | 8.3    |       | ns   |                    |







#### 2.3.5.10 Timing of A/D Converter Trigger

#### Table 2.43 Timing of A/D Converter Trigger

Conditions:  $1.8 V \le VCC = VCC_USB = AVCC0 = VCC_RF = AVCC_RF \le 3.6 V$ ,  $VSS = AVSS0 = VSS_USB = VSS_RF = 0 V$ ,  $T_a = -40 \text{ to } +85^{\circ}\text{C}$ 

| Item                                    | Symbol            | Min. | Max. | Unit<br>*1        | Test<br>Conditions |
|-----------------------------------------|-------------------|------|------|-------------------|--------------------|
| A/D converter Trigger input pulse width | t <sub>TRGW</sub> | 1.5  | _    | t <sub>Pcyc</sub> | Figure 2.58        |

Note 1. t<sub>Pcyc</sub>: PCLK cycle



A/D Converter External Trigger Input Timing Figure 2.58

#### 2.3.5.11 Timing of CAC

#### Table 2.44 Timing of CAC

Conditions: 1.8 V ≤ VCC = VCC\_USB = AVCC0 = VCC\_RF = AVCC\_RF ≤ 3.6 V, VSS = AVSS0 = VSS\_USB = VSS\_RF = 0 V,  $T_a = -40$  to +85°C

|     | Item                     |                                         | Symbol              | Min.                                       | Max. | Unit<br>*1 | Test<br>Conditions |
|-----|--------------------------|-----------------------------------------|---------------------|--------------------------------------------|------|------------|--------------------|
| CAC | CACREF input pulse width | t <sub>Pcyc</sub> ≤ t <sub>cac</sub> *2 | t <sub>CACREF</sub> | $4.5 t_{cac} + 3 t_{Pcyc}$                 | _    | ns         |                    |
|     |                          | $t_{Pcyc} > t_{cac}^{*2}$               |                     | 5 t <sub>cac</sub> + 6.5 t <sub>Pcyc</sub> |      |            |                    |

Note 1.  $t_{Pcyc}$ : PCLK cycle Note 2.  $t_{cac}$ : CAC count clock source cycle



## 2.3.5.12 Timing of CLKOUT

#### Table 2.45Timing of CLKOUT

Conditions: 1.8 V  $\leq$  VCC = VCC\_USB = AVCC0 = VCC\_RF = AVCC\_RF  $\leq$  3.6 V, VSS = AVSS0 = VSS\_USB = VSS\_RF = 0 V, T<sub>a</sub> = -40 to +85°C

|        |                                           |                      |                   | Min. | Max. | Unit<br>*1 | Test<br>Conditions |
|--------|-------------------------------------------|----------------------|-------------------|------|------|------------|--------------------|
| CLKOUT | CLKOUT pin output cycle*3                 | VCC = 2.7 V or above | t <sub>Ccyc</sub> | 62.5 |      | ns         | Figure 2.59        |
|        |                                           | VCC = 1.8 V or above |                   | 125  |      |            |                    |
|        | CLKOUT pin high pulse width <sup>*2</sup> | VCC = 2.7 V or above | t <sub>CH</sub>   | 15   |      | ns         |                    |
|        |                                           | VCC = 1.8 V or above |                   | 30   |      |            |                    |
|        | CLKOUT pin low pulse width*2              | VCC = 2.7 V or above | t <sub>CL</sub>   | 15   |      | ns         |                    |
|        |                                           | VCC = 1.8 V or above |                   | 30   |      |            |                    |
|        | CLKOUT pin output rise time               | VCC = 2.7 V or above | t <sub>Cr</sub>   | —    | 12   | ns         |                    |
|        |                                           | VCC = 1.8 V or above |                   |      | 25   |            |                    |
|        | CLKOUT pin output fall time               | VCC = 2.7 V or above | t <sub>Cf</sub>   | —    | 12   | ns         | 1                  |
|        |                                           | VCC = 1.8 V or above | 1                 |      | 25   |            |                    |

Note 1. t<sub>Pcyc</sub>: PCLK cycle

Note 2. When the LOCO is selected as the clock output source (the CKOCR.CKOSEL[2:0] bits are 000b), set the clock output division ratio selection to divided by 2 (the CKOCR.CKODIV[2:0] bits are 001b).

Note 3. When the EXTAL external clock input or an oscillator is used with divided by 1 (the CKOCR.CKOSEL[2:0] bits are 010b and the CKOCR.CKODIV[2:0] bits are 000b) to output from CLKOUT, the above should be satisfied with an input duty cycle of 45 to 55%.



Figure 2.59 CLKOUT Output Timing



2. Electrical Characteristics

#### 2.3.5.13 Timing of CLKOUT\_RF

#### Table 2.46 Timing of CLKOUT\_RF

Conditions: 1.8 V ≤ VCC = VCC\_USB = AVCC0 = VCC\_RF = AVCC\_RF ≤ 3.6 V, VSS = AVSS0 = VSS\_USB = VSS\_RF = 0 V,  $T_a = -40$  to +85°C

|    | Item                           | Symbol              | Min. | Max. | Unit<br>*1 | Test<br>Conditions |
|----|--------------------------------|---------------------|------|------|------------|--------------------|
|    | CLKOUT_RF pin output cycle     | t <sub>CRFcyc</sub> | 250  | _    | ns         | Figure 2.60        |
| *2 | CLKOUT_RF pin high pulse width | t <sub>CRFH</sub>   | 100  | -    | ns         |                    |
|    | CLKOUT_RF pin low pulse width  | t <sub>CRFL</sub>   | 100  | _    | ns         |                    |
|    | CLKOUT_RF pin output rise time | t <sub>CRFr</sub>   | _    | 5    | ns         |                    |
|    | CLKOUT_RF pin output fall time | t <sub>CRFf</sub>   | _    | 5    | ns         |                    |

Note 1.  $t_{Pcyc}$ : PCLK cycle Note 2. The voltage for VCC\_RF when CLKOUT\_RF pin is to be used is between 3.0 V and 3.6 V.



CLKOUT\_RF Output Timing Figure 2.60



### 2.4 USB Characteristics

#### Table 2.47 USB Characteristics (USB0\_DP and USB0\_DM Pin Characteristics)

Conditions:  $3.0 \text{ V} \le \text{VCC} = \text{VCC}_\text{USB} = \text{AVCC} = \text{VCC}_\text{RF} = \text{AVCC}_\text{RF} < 3.6 \text{ V}, \text{VSS} = \text{AVSS0} = \text{VSS}_\text{USB} = \text{VSS}_\text{RF} = 0 \text{ V}, \text{T}_a = -40 \text{ to } +85^{\circ}\text{C}$ 

|                           | Item                           |          | Symbol                         | Min.      | Max.      | Unit | Test                           | Conditions                         |
|---------------------------|--------------------------------|----------|--------------------------------|-----------|-----------|------|--------------------------------|------------------------------------|
| Input                     | Input high level voltage       | ge       | V <sub>IH</sub>                | 2.0       | —         | V    |                                |                                    |
| characteristics           | Input low level voltag         | е        | V <sub>IL</sub>                |           | 0.8       | V    |                                |                                    |
|                           | Differential input sense       | sitivity | V <sub>DI</sub>                | 0.2       | —         | V    | USB0_DP - USB0_DM              |                                    |
|                           | Differential common mode range |          | V <sub>CM</sub>                | 0.8       | 2.5       | V    |                                |                                    |
| Output                    | Output high level volt         | age      | V <sub>OH</sub>                | 2.8       | VCC_USB   | V    | I <sub>OH</sub> = -200         | μA                                 |
| characteristics           | Output low level volta         | ige      | V <sub>OL</sub>                | 0.0       | 0.3       | V    | I <sub>OL</sub> = 2 mA         |                                    |
|                           | Cross-over voltage             |          | V <sub>CRS</sub>               | 1.3       | 2.0       | V    |                                | Figure 2.61,                       |
|                           | Rise time                      | FS       | t <sub>r</sub>                 | 4         | 20        | ns   |                                | Figure 2.62                        |
|                           |                                | LS       |                                | 75        | 300       |      |                                |                                    |
|                           | Fall time                      | FS       | t <sub>f</sub>                 | 4         | 20        | ns   |                                |                                    |
|                           |                                | LS       |                                | 75        | 300       |      |                                |                                    |
|                           | Rise/fall time ratio FS        | FS       | t <sub>r</sub> /t <sub>f</sub> | 90        | 111.11    | %    | t <sub>r</sub> /t <sub>f</sub> |                                    |
|                           |                                | LS       |                                | 80        | 125       |      |                                |                                    |
|                           | Output resistance              |          | Z <sub>DRV</sub>               | 28        | 44        | Ω    |                                | the resistance by<br>ements is not |
| VBUS                      | VBUS input voltage             |          | V <sub>IH</sub>                | VCC × 0.8 | —         | V    |                                |                                    |
| characteristics           |                                |          | V <sub>IL</sub>                |           | VCC × 0.2 | V    |                                |                                    |
| Pull-up,                  | Pull-down resistor             |          | R <sub>PD</sub>                | 14.25     | 24.80     | kΩ   |                                |                                    |
| pull-down                 | Pull-up resistor               |          | R <sub>PUI</sub>               | 0.9       | 1.575     | kΩ   | During idle                    | state                              |
|                           |                                |          | R <sub>PUA</sub>               | 1.425     | 3.09      | kΩ   | During rece                    | eption                             |
| Battery                   | D+ sink current                |          | I <sub>DP_SINK</sub>           | 25        | 175       | μA   |                                |                                    |
| Charging<br>Specification | D- sink current                |          | I <sub>DM_SINK</sub>           | 25        | 175       | μA   |                                |                                    |
| Ver 1.2                   | DCD source current             |          | I <sub>DP_SRC</sub>            | 7         | 13        | μA   |                                |                                    |
|                           | Data detection voltag          | е        | V <sub>DAT_REF</sub>           | 0.25      | 0.4       | V    |                                |                                    |
|                           | D+ source current              |          | V <sub>DP_SRC</sub>            | 0.5       | 0.7       | V    | Output curr                    | rent = 250 µA                      |
|                           | D- source current              |          | V <sub>DM_SRC</sub>            | 0.5       | 0.7       | V    | Output cur                     | rent = 250 µA                      |





USB0\_DP and USB0\_DM Output Timing







### 2.5 A/D Conversion Characteristics



Figure 2.63 VREFH0 Voltage Range vs. AVCC0

#### Table 2.48 A/D Conversion Characteristics (1)

Conditions: 2.7 V ≤ VCC = VCC\_USB = AVCC0 = VCC\_RF = AVCC\_RF ≤ 3.6 V, 2.7 V ≤ VREFH0 ≤ AVCC0, reference voltage = VREFH0 selected, VSS = AVSS0 = VREFL0 = VSS\_USB = VSS\_RF = 0 V, T<sub>a</sub> = -40 to +85°C

| Item                                                              |                                                  | Min. | Тур.  | Max.   | Unit | Test Conditions                                                                     |
|-------------------------------------------------------------------|--------------------------------------------------|------|-------|--------|------|-------------------------------------------------------------------------------------|
| Frequency                                                         |                                                  | 1    | —     | 54     | MHz  |                                                                                     |
| Resolution                                                        |                                                  | _    | —     | 12     | Bit  |                                                                                     |
| Conversion time* <sup>1</sup><br>(Operation at<br>PCLKD = 54 MHz) | Permissible signal<br>source<br>impedance (Max.) | 0.83 | -     | -      | μs   | High-precision channel<br>The ADCSR.ADHSC bit is 0<br>The ADSSTRn register is 0Dh   |
|                                                                   | = 0.3 kΩ                                         | 1.33 | _     | —      |      | Normal-precision channel<br>The ADCSR.ADHSC bit is 0<br>The ADSSTRn register is 28h |
| Analog input capacitance                                          | Cs                                               | _    | —     | 15     | pF   | Pin capacitance included<br>Figure 2.64                                             |
| Analog input resistance                                           | Rs                                               | _    | —     | 2.5    | kΩ   | Figure 2.64                                                                         |
| Analog input voltage range                                        | Ain                                              | 0    | _     | VREFH0 | V    |                                                                                     |
| Offset error                                                      | •                                                | _    | ±0.5  | ±4.5   | LSB  | High-precision channel                                                              |
|                                                                   |                                                  |      |       | ±6.0   | LSB  | Other than above                                                                    |
| Full-scale error                                                  |                                                  | _    | ±0.75 | ±4.5   | LSB  | High-precision channel                                                              |
|                                                                   |                                                  |      |       | ±6.0   | LSB  | Other than above                                                                    |
| Quantization error                                                |                                                  | _    | ±0.5  |        | LSB  |                                                                                     |
| Absolute accuracy                                                 |                                                  | _    | ±1.25 | ±5.0   | LSB  | High-precision channel                                                              |
|                                                                   |                                                  |      |       | ±8.0   | LSB  | Other than above                                                                    |
| DNL differential non-linearity                                    | error                                            | _    | ±1.0  | —      | LSB  |                                                                                     |
| INL integral non-linearity erro                                   | r                                                | _    | ±1.0  | ±3.0   | LSB  |                                                                                     |

Note: The characteristics apply when no pin functions other than A/D converter input are used. Absolute accuracy includes quantization errors. Offset error, full-scale error, DNL differential non-linearity error, and INL integral non-linearity error do not include quantization errors.

#### Table 2.49 A/D Conversion Characteristics (2)

Conditions:  $2.4 \text{ V} \le \text{VCC} = \text{VCC}_{\text{USB}} = \text{AVCC} = \text{VCC}_{\text{RF}} = \text{AVCC}_{\text{RF}} \le 3.6 \text{ V}, 2.4 \text{ V} \le \text{VREFH0} \le \text{AVCC0},$ reference voltage = VREFH0 selected, VSS = AVSS0 = VREFL0 = VSS\_{\text{USB}} = VSS\_{\text{RF}} = 0 \text{ V}, T\_a = -40 \text{ to } +85^{\circ}\text{C}

| Item                                                              |                                     | Min. | Тур.                                                                              | Max. | Unit | Test Conditions                                                                     |
|-------------------------------------------------------------------|-------------------------------------|------|-----------------------------------------------------------------------------------|------|------|-------------------------------------------------------------------------------------|
| Frequency                                                         |                                     | 1    | —                                                                                 | 32   | MHz  |                                                                                     |
| Resolution                                                        |                                     | _    |                                                                                   | 12   | Bit  |                                                                                     |
| Conversion time <sup>*1</sup><br>(Operation at<br>PCLKD = 32 MHz) | source impedance<br>(Max.) = 1.3 kΩ |      | High-precision channel<br>The ADCSR.ADHSC bit is 0<br>The ADSSTRn register is 0Dh |      |      |                                                                                     |
|                                                                   |                                     | 2.25 | _                                                                                 | —    |      | Normal-precision channel<br>The ADCSR.ADHSC bit is 0<br>The ADSSTRn register is 28h |
| Analog input capacitance                                          | Cs                                  | _    | _                                                                                 | 15   | pF   | Pin capacitance included<br>Figure 2.64                                             |
| Analog input resistance                                           | Rs                                  | _    | —                                                                                 | 2.5  | kΩ   | Figure 2.64                                                                         |
| Offset error                                                      |                                     | _    | ±0.5                                                                              | ±4.5 | LSB  |                                                                                     |
| Full-scale error                                                  |                                     | _    | ±0.75                                                                             | ±4.5 | LSB  |                                                                                     |
| Quantization error                                                |                                     | _    | ±0.5                                                                              | —    | LSB  |                                                                                     |
| Absolute accuracy                                                 |                                     | —    | ±1.25                                                                             | ±5.0 | LSB  | High-precision channel                                                              |
|                                                                   |                                     |      |                                                                                   | ±8.0 | LSB  | Other than above                                                                    |
| DNL differential non-linearity error                              |                                     | —    | ±1.0                                                                              | —    | LSB  |                                                                                     |
| INL integral non-linearity er                                     | ror                                 | _    | ±1.0                                                                              | ±4.5 | LSB  |                                                                                     |

Note: The characteristics apply when no pin functions other than A/D converter input are used. Absolute accuracy includes quantization errors. Offset error, full-scale error, DNL differential non-linearity error, and INL integral non-linearity error do not include quantization errors.



#### Table 2.50 A/D Conversion Characteristics (3)

Conditions: 2.7 V ≤ VCC = VCC\_USB = AVCC0 = VCC\_RF = AVCC\_RF ≤ 3.6 V, 2.7 V ≤ VREFH0 ≤ AVCC0, reference voltage = VREFH0 selected, VSS = AVSS0 = VREFL0 = VSS\_USB = VSS\_RF = 0 V, T<sub>a</sub> = -40 to +85°C

| Item                                                  |                                                           | Min. | Тур.  | Max. | Unit | Test Conditions                                                                              |
|-------------------------------------------------------|-----------------------------------------------------------|------|-------|------|------|----------------------------------------------------------------------------------------------|
| Frequency                                             |                                                           | 1    | _     | 27   | MHz  |                                                                                              |
| Resolution                                            |                                                           | _    | _     | 12   | Bit  |                                                                                              |
| Conversion time*1<br>(Operation at<br>PCLKD = 27 MHz) | Permissible signal<br>source impedance<br>(Max.) = 1.1 kΩ | 2    | -     | _    | μs   | High-precision channel<br>The ADCSR.ADHSC bit is 1<br>The ADSSTRn.SST[7:0] bits are<br>0Dh   |
|                                                       |                                                           | 3    | _     | _    |      | Normal-precision channel<br>The ADCSR.ADHSC bit is 1<br>The ADSSTRn.SST[7:0] bits are<br>28h |
| Analog input capacitance                              | Cs                                                        | _    | -     | 15   | pF   | Pin capacitance included<br>Figure 2.64                                                      |
| Analog input resistance                               | Rs                                                        | _    | —     | 2.5  | kΩ   | Figure 2.64                                                                                  |
| Offset error                                          |                                                           | _    | ±0.5  | ±4.5 | LSB  |                                                                                              |
| Full-scale error                                      |                                                           | _    | ±0.75 | ±4.5 | LSB  |                                                                                              |
| Quantization error                                    |                                                           | _    | ±0.5  | —    | LSB  |                                                                                              |
| Absolute accuracy                                     |                                                           | _    | ±1.25 | ±5.0 | LSB  | High-precision channel                                                                       |
|                                                       |                                                           |      |       | ±8.0 | LSB  | Other than above                                                                             |
| DNL differential non-linearity error                  |                                                           | _    | ±1.0  | —    | LSB  |                                                                                              |
| INL integral non-linearity er                         | ror                                                       | _    | ±1.0  | ±3.0 | LSB  |                                                                                              |

Note: The characteristics apply when no pin functions other than A/D converter input are used. Absolute accuracy includes quantization errors. Offset error, full-scale error, DNL differential non-linearity error, and INL integral non-linearity error do not include quantization errors.



#### Table 2.51 A/D Conversion Characteristics (4)

Conditions:  $2.4 \text{ V} \le \text{VCC} = \text{VCC}_{USB} = \text{AVCC0} = \text{VCC}_{RF} = \text{AVCC}_{RF} \le 3.6 \text{ V}, 2.4 \text{ V} \le \text{VREFH0} \le \text{AVCC0}, \text{VSS} = \text{AVSS0} = \text{VSS}_{USB} = 0 \text{ V}, \text{ reference voltage} = \text{VREFH0 selected}, \text{T}_{a} = -40 \text{ to } +85^{\circ}\text{C}$ 

| Item                                                              |                             | Min. | Тур.  | Max.                                                                              | Unit | Test Conditions                                                                     |
|-------------------------------------------------------------------|-----------------------------|------|-------|-----------------------------------------------------------------------------------|------|-------------------------------------------------------------------------------------|
| Frequency                                                         |                             | 1    | _     | 16                                                                                | MHz  |                                                                                     |
| Resolution                                                        |                             | —    | —     | 12                                                                                | Bit  |                                                                                     |
| Conversion time <sup>*1</sup><br>(Operation at<br>PCLKD = 16 MHz) | eration at source impedance |      | μs    | High-precision channel<br>The ADCSR.ADHSC bit is 1<br>The ADSSTRn register is 0Dh |      |                                                                                     |
|                                                                   |                             | 5.06 | -     | —                                                                                 |      | Normal-precision channel<br>The ADCSR.ADHSC bit is 1<br>The ADSSTRn register is 28h |
| Analog input capacitance                                          | Cs                          | —    | —     | 15                                                                                | pF   | Pin capacitance included<br>Figure 2.64                                             |
| Analog input resistance                                           | Rs                          | _    | —     | 2.5                                                                               | kΩ   | Figure 2.64                                                                         |
| Offset error                                                      |                             | _    | ±0.5  | ±4.5                                                                              | LSB  |                                                                                     |
| Full-scale error                                                  |                             | _    | ±0.75 | ±4.5                                                                              | LSB  |                                                                                     |
| Quantization error                                                |                             | _    | ±0.5  | —                                                                                 | LSB  |                                                                                     |
| Absolute accuracy                                                 |                             | —    | ±1.25 | ±5.0                                                                              | LSB  | High-precision channel                                                              |
|                                                                   |                             |      |       | ±8.0                                                                              | LSB  | Other than above                                                                    |
| DNL differential non-linearity error                              |                             | —    | ±1.0  | —                                                                                 | LSB  |                                                                                     |
| INL integral non-linearity er                                     | ror                         | _    | ±1.0  | ±3.0                                                                              | LSB  |                                                                                     |

Note: The characteristics apply when no pin functions other than A/D converter input are used. Absolute accuracy includes quantization errors. Offset error, full-scale error, DNL differential non-linearity error, and INL integral non-linearity error do not include quantization errors.



#### Table 2.52 A/D Conversion Characteristics (5)

Conditions: 1.8 V  $\leq$  VCC = VCC\_USB = AVCC0 = VCC\_RF = AVCC\_RF  $\leq$  3.6 V, 1.8 V  $\leq$  VREFH0  $\leq$  AVCC0, VSS = AVSS0 = VSS\_USB = 0 V, reference voltage = VREFH0 selected, T<sub>a</sub> = -40 to +85°C

| Item                                                             |                                                                        | Min.  | Тур.  | Max. | Unit | Test Conditions                                                                     |
|------------------------------------------------------------------|------------------------------------------------------------------------|-------|-------|------|------|-------------------------------------------------------------------------------------|
| Frequency                                                        |                                                                        | 1     | _     | 8    | MHz  |                                                                                     |
| Resolution                                                       |                                                                        | _     | —     | 12   | Bit  |                                                                                     |
| Conversion time* <sup>1</sup><br>(Operation at<br>PCLKD = 8 MHz) | Permissible signal<br>source impedance<br>(Max.) = $5 \text{ k}\Omega$ | 6.75  |       |      | μs   | High-precision channel<br>The ADCSR.ADHSC bit is 1<br>The ADSSTRn register is 0Dh   |
|                                                                  |                                                                        | 10.13 | _     | _    |      | Normal-precision channel<br>The ADCSR.ADHSC bit is 1<br>The ADSSTRn register is 28h |
| Analog input capacitance                                         | Cs                                                                     | _     | —     | 15   | pF   | Pin capacitance included<br>Figure 2.64                                             |
| Analog input resistance                                          | Rs                                                                     | _     | —     | 2.5  | kΩ   | Figure 2.64                                                                         |
| Offset error                                                     |                                                                        |       | ±1    | ±7.5 | LSB  |                                                                                     |
| Full-scale error                                                 |                                                                        | _     | ±1.5  | ±7.5 | LSB  |                                                                                     |
| Quantization error                                               |                                                                        | _     | ±0.5  | —    | LSB  |                                                                                     |
| Absolute accuracy                                                |                                                                        | _     | ±3.0  | ±8.0 | LSB  |                                                                                     |
| DNL differential non-linearity error                             |                                                                        | _     | ±1.0  | —    | LSB  |                                                                                     |
| INL integral non-linearity er                                    | ror                                                                    | _     | ±1.25 | ±3.0 | LSB  |                                                                                     |

Note: The characteristics apply when no pin functions other than A/D converter input are used. Absolute accuracy includes quantization errors. Offset error, full-scale error, DNL differential non-linearity error, and INL integral non-linearity error do not include quantization errors.

Note 1. The conversion time is the sum of the sampling time and the comparison time. As the test conditions, the number of sampling states is indicated.

#### Table 2.53 A/D Converter Channel Classification

| Classification                           | Channel                      | Conditions           | Remarks                                       |
|------------------------------------------|------------------------------|----------------------|-----------------------------------------------|
| High-precision channel                   | AN000 to AN007               | AVCC0 = 1.8 to 3.6 V | Pins AN000 to AN007 cannot be used as digital |
| Normal-precision channel                 | AN016 to AN020,<br>AN027     |                      | outputs when the A/D converter is in use.     |
| Internal reference voltage input channel | Internal reference voltage   | AVCC0 = 2.0 to 3.6 V |                                               |
| Temperature sensor input channel         | Temperature sensor<br>output | AVCC0 = 2.0 to 3.6 V |                                               |







Figure 2.65 Illustration of A/D Converter Characteristic Terms

### Absolute accuracy

Absolute accuracy is the difference between output code based on the theoretical A/D conversion characteristics and the actual A/D conversion result. When measuring absolute accuracy, the voltage at the midpoint of the width of analog input voltage (1-LSB width), that can meet the expectation of outputting an equal code based on the theoretical A/D conversion characteristics, is used as an analog input voltage. For example, if 12-bit resolution is used and if reference voltage (VREFH0 = 3.072 V), then 1-LSB width becomes 0.75 mV, and 0 mV, 0.75 mV, 1.5 mV, ... are used as analog input voltages.

If analog input voltage is 6 mV, absolute accuracy =  $\pm 5$  LSB means that the actual A/D conversion result is in the range of 003h to 00Dh, although an output code, 008h, can be expected from the theoretical A/D conversion characteristics.

### Integral non-linearity error (INL)

The integral non-linearity error is the maximum deviation between the ideal line when the measured offset and full-scale errors are zeroed, and the actual output code.

#### Differential non-linearity error (DNL)

The differential non-linearity error is the difference between 1-LSB width based on the ideal A/D conversion characteristics and the width of the actual output code.

#### Offset error

An offset error is the difference between a transition point of the ideal first output code and the actual first output code.

#### Full-scale error

A full-scale error is the difference between a transition point of the ideal last output code and the actual last output code.



### 2.6 D/A Conversion Characteristics

#### Table 2.54D/A Conversion Characteristics (1)

Conditions:  $1.8 \text{ V} \le \text{VCC} = \text{VCC}_\text{USB} = \text{AVCC0} = \text{VCC}_\text{RF} = \text{AVCC}_\text{RF} \le 3.6 \text{ V}, \text{VSS} = \text{AVSS0} = \text{VSS}_\text{USB} = \text{VSS}_\text{RF} = 0 \text{ V}, \text{T}_a = -40 \text{ to } +85^{\circ}\text{C}, \text{ Reference voltage} = \text{AVCC0 or AVSS0 selected}$ 

| Item                                 | Min. | Тур. | Max.         | Unit | Test Conditions |
|--------------------------------------|------|------|--------------|------|-----------------|
| Resolution                           | —    | —    | 12           | Bit  |                 |
| Resistive load                       | 30   | —    | —            | kΩ   |                 |
| Capacitive load                      | —    | —    | 50           | pF   |                 |
| Output voltage range                 | 0.35 | —    | AVCC0 - 0.47 | V    |                 |
| DNL differential non-linearity error | —    | ±0.5 | ±2.0         | LSB  |                 |
| INL integral non-linearity error     | _    | ±2.0 | ±8.0         | LSB  |                 |
| Offset error                         | _    | —    | ±30          | mV   |                 |
| Full-scale error                     | _    | —    | ±30          | mV   |                 |
| Output resistance                    | —    | 5    | —            | Ω    |                 |
| Conversion time                      | _    | _    | 30           | μs   |                 |

#### Table 2.55 D/A Conversion Characteristics (2)

Conditions:  $1.8 \text{ V} \le \text{VCC} = \text{VCC}_\text{USB} = \text{AVCC0} = \text{VCC}_\text{RF} = \text{AVCC}_\text{RF} \le 3.6 \text{ V}, \text{VSS} = \text{AVSS0} = \text{VSS}_\text{USB} = \text{VSS}_\text{RF} = 0 \text{ V}, \text{T}_a = -40 \text{ to } +85^{\circ}\text{C}, \text{ Reference voltage} = \text{internal reference voltage selected}$ 

| Item                                 | Min. | Тур. | Max.  | Unit | Test Conditions |
|--------------------------------------|------|------|-------|------|-----------------|
| Resolution                           | —    | —    | 12    | Bit  |                 |
| Internal reference voltage (Vbgr)    | 1.36 | 1.43 | 1.50  | V    |                 |
| Resistive load                       | 30   | _    |       | kΩ   |                 |
| Capacitive load                      | _    | —    | 50    | pF   |                 |
| Output voltage range                 | 0.35 | _    | Vbgr  | V    |                 |
| DNL differential non-linearity error | _    | ±2.0 | ±16.0 | LSB  |                 |
| INL integral non-linearity error     | _    | ±8.0 | ±16.0 | LSB  |                 |
| Offset error                         | _    | —    | 30    | mV   |                 |
| Output resistance                    | _    | 5    | _     | Ω    |                 |
| Conversion time                      |      | _    | 30    | μs   |                 |





Figure 2.66 Illustration of D/A Converter Characteristic Terms

### Integral non-linearity error (INL)

The integral non-linearity error is the maximum deviation between the ideal line when the measured offset and full-scale errors are zeroed, and the actual output code.

### Differential non-linearity error (DNL)

The differential non-linearity error is the difference between 1-LSB width based on the ideal D/A conversion characteristics and the width of the actually output code.

### Offset error

An offset error is the difference between a transition point of the ideal first output code and the actual first output code.

#### Full-scale error

A full-scale error is the difference between a transition point of the ideal last output code and the actual last output code.



### 2.7 Temperature Sensor Characteristics

#### Table 2.56 Temperature Sensor Characteristics

Conditions: 2.0 V  $\leq$  VCC = VCC\_USB = AVCC0 = VCC\_RF = AVCC\_RF  $\leq$  3.6 V, VSS = AVSS0 = VSS\_USB = VSS\_RF = 0 V, T<sub>a</sub> = -40 to +85°C

| Item                          | Symbol             | Min. | Тур.  | Max. | Unit  | Test Conditions |
|-------------------------------|--------------------|------|-------|------|-------|-----------------|
| Relative accuracy             | -                  | —    | ±1.5  | —    | °C    | 2.4 V or above  |
|                               |                    | —    | ±2.0  | —    |       | Below 2.4 V     |
| Temperature slope             | —                  | —    | -3.65 | —    | mV/°C |                 |
| Output voltage (25°C)         | —                  | —    | 1.05  | —    | V     | VCC = 3.3 V     |
| Temperature sensor start time | t <sub>START</sub> | —    | —     | 5    | μs    |                 |
| Sampling time                 | —                  | 5    | —     | —    | μs    | ]               |

### 2.8 Comparator Characteristics

#### Table 2.57 Comparator Characteristics

Conditions:  $1.8 \text{ V} \le \text{VCC} = \text{VCC}_\text{USB} = \text{AVCC0} = \text{VCC}_\text{RF} = \text{AVCC}_\text{RF} \le 3.6 \text{ V}, \text{VSS} = \text{AVSS0} = \text{VSS}_\text{USB} = \text{VSS}_\text{RF} = 0 \text{ V}, \text{T}_a = -40 \text{ to } +85^{\circ}\text{C}$ 

|                                                               | Item                                                     | Symbol | Min. | Тур.     | Max.      | Unit | Test Conditions                          |
|---------------------------------------------------------------|----------------------------------------------------------|--------|------|----------|-----------|------|------------------------------------------|
| CVREFB2, CVRE                                                 | CVREFB2, CVREFB3 input reference voltage                 |        | 0    | —        | VCC - 1.4 | V    |                                          |
| CMPB2, CMPB3 i                                                | nput voltage                                             | VI     | -0.3 | —        | VCC + 0.3 | V    |                                          |
| Offset                                                        | Comparator high-speed mode                               | —      | —    | —        | 50        | mV   |                                          |
|                                                               | Comparator high-speed<br>mode<br>Window function enabled | —      | —    | —        | 60        | mV   |                                          |
|                                                               | Comparator low-speed mode                                | —      | —    | —        | 40        | mV   |                                          |
| Comparator<br>output delay time                               | Comparator high-speed mode                               | Td     | _    |          | 1.2       | μs   | VCC = 3 V,<br>input slew rate ≥ 50 mV/µs |
|                                                               | Comparator high-speed<br>mode<br>Window function enabled | Tdw    | —    | —        | 2.0       | μs   |                                          |
|                                                               | Comparator low-speed mode                                | Td     | —    | —        | 5.0       | μs   |                                          |
| High-side reference<br>(comparator high-<br>function enabled) | ce voltage<br>speed mode, window                         | VRFH   | _    | 0.76 VCC | —         | V    |                                          |
| Low-side reference<br>(comparator high-<br>function enabled)  | e voltage<br>speed mode, window                          | VRFL   | _    | 0.24 VCC | _         | V    |                                          |
| Operation stabilization                                       | ation wait time                                          | Tcmp   | 100  | _        | _         | μs   |                                          |



Figure 2.67 Comparator Output Delay Time in Comparator High-Speed Mode and Low-Speed Mode





Comparator Output Delay Time in High-Speed Mode with Window Function Enabled

### 2.9 CTSU Characteristics

#### Table 2.58 CTSU Characteristics

Conditions: 1.8 V  $\leq$  VCC = VCC\_USB = AVCC0 = VCC\_RF = AVCC\_RF  $\leq$  3.6 V, VSS = AVSS0 = VSS\_USB = VSS\_RF = 0 V, T<sub>a</sub> = -40 to +85°C

| Item                                        | Symbol             | Min. | Тур. | Max. | Unit | Test Conditions                               |
|---------------------------------------------|--------------------|------|------|------|------|-----------------------------------------------|
| External capacitance connected to TSCAP pin | C <sub>tscap</sub> | 9    | 10   | 11   | nF   |                                               |
| TS pin capacitive load                      | C <sub>base</sub>  |      | —    | 50   | pF   |                                               |
| Permissible output high current             | Σl <sub>OH</sub>   |      | —    | -24  | mA   | When the mutual capacitance method is applied |

### 2.10 Characteristics of Power-On Reset Circuit and Voltage Detection Circuit

#### Table 2.59 Characteristics of Power-On Reset Circuit and Voltage Detection Circuit (1)

Conditions:  $1.8 \text{ V} \le \text{VCC} = \text{VCC}_{\text{USB}} = \text{AVCC}_{\text{RF}} = \text{AVCC}_{\text{RF}} \le 3.6 \text{ V}, \text{VSS} = \text{AVSS0} = \text{VSS}_{\text{USB}} = \text{VSS}_{\text{RF}} = 0 \text{ V}, \text{T}_{a} = -40 \text{ to } +85^{\circ}\text{C}$ 

|                   | Item                      | Symbol              | Min. | Тур. | Max. | Unit | Test Conditions          |  |
|-------------------|---------------------------|---------------------|------|------|------|------|--------------------------|--|
| Voltage detection | Power-on reset (POR)      | V <sub>POR</sub>    | 1.35 | 1.50 | 1.65 | V    | Figure 2.69, Figure 2.70 |  |
| level             | Voltage detection circuit | V <sub>det0_1</sub> | 2.70 | 2.82 | 3.00 | V    | Figure 2.71              |  |
|                   | (LVD0)*1                  | V <sub>det0_2</sub> | 2.37 | 2.51 | 2.67 |      | At falling edge VCC      |  |
|                   |                           | V <sub>det0_3</sub> | 1.80 | 1.90 | 1.99 |      |                          |  |
|                   | Voltage detection circuit | V <sub>det1_4</sub> | 2.99 | 3.10 | 3.29 | V    | Figure 2.72              |  |
| (LVD1)*2          | (LVD1)*2                  | V <sub>det1_5</sub> | 2.89 | 3.00 | 3.19 |      | At falling edge VCC      |  |
|                   |                           | V <sub>det1_6</sub> | 2.79 | 2.90 | 3.09 |      |                          |  |
|                   |                           | V <sub>det1_7</sub> | 2.68 | 2.79 | 2.98 |      |                          |  |
|                   |                           | V <sub>det1_8</sub> | 2.57 | 2.68 | 2.87 |      |                          |  |
|                   |                           | V <sub>det1_9</sub> | 2.47 | 2.58 | 2.67 |      |                          |  |
|                   |                           | V <sub>det1_A</sub> | 2.37 | 2.48 | 2.57 |      |                          |  |
|                   |                           | V <sub>det1_B</sub> | 2.10 | 2.20 | 2.30 |      |                          |  |
|                   |                           | V <sub>det1_C</sub> | 1.86 | 1.96 | 2.06 |      |                          |  |
|                   |                           | V <sub>det1_D</sub> | 1.80 | 1.86 | 1.96 |      |                          |  |

Note: These characteristics apply when noise is not superimposed on the power supply.

Note 1. n in the symbol Vdet0\_n denotes the value of the OFS1.VDSEL[1:0] bits.

Note 2. n in the symbol Vdet1\_n denotes the value of the LVDLVLR.LVD1LVL[3:0] bits.

#### Table 2.60 Characteristics of Power-On Reset Circuit and Voltage Detection Circuit (2)

Conditions:  $1.8 V \le VCC0 = VCC_USB = AVCC0 = VCC_RF = AVCC_RF \le 3.6 V$ ,  $VSS = AVSS0 = VSS_USB = VSS_RF = 0 V$ ,  $T_a = -40$  to  $+85^{\circ}C$ 

|                                                               | Item                                                            | Symbol              | Min. | Тур. | Max. | Unit | Test Conditions                     |
|---------------------------------------------------------------|-----------------------------------------------------------------|---------------------|------|------|------|------|-------------------------------------|
| Wait time after                                               | At normal startup*1                                             | t <sub>POR</sub>    | —    | 9.1  | _    | ms   | Figure 2.70                         |
| power-on reset cancellation                                   | During fast startup time*2                                      | t <sub>POR</sub>    | —    | 1.6  | —    |      |                                     |
| Wait time after<br>voltage monitoring 0<br>reset cancellation | Power-on voltage<br>monitoring 0 reset<br>disabled*1            | t <sub>LVD0</sub>   | —    | 568  | —    | μs   | Figure 2.71                         |
|                                                               | Power-on voltage<br>monitoring 0 reset<br>enabled* <sup>2</sup> |                     | _    | 100  | —    |      |                                     |
| Wait time after voltage cancellation                          | e monitoring 1 reset                                            | t <sub>LVD1</sub>   | —    | 100  | _    | μs   | Figure 2.72                         |
| Response delay time                                           |                                                                 | t <sub>det</sub>    | —    | —    | 350  | μs   | Figure 2.69                         |
| Minimum VCC down time*3                                       |                                                                 | t <sub>VOFF</sub>   | 350  | —    | —    | μs   | Figure 2.69, VCC = 1.0 V or above   |
| Power-on reset enabl                                          | e time                                                          | t <sub>W(POR)</sub> | 1    | —    |      | ms   | Figure 2.70, VCC = below 1.0<br>V   |
| LVD operation stabiliz enabled)                               | ation time (after LVD is                                        | Td <sub>(E-A)</sub> | —    | —    | 300  | μs   | Figure 2.72                         |
| Hysteresis width (pow                                         | ver-on rest (POR))                                              | V <sub>PORH</sub>   | —    | 110  | _    | mV   |                                     |
| Hysteresis width (volt                                        | age detection circuit:                                          | V <sub>LVH</sub>    | —    | 70   | _    | mV   | When Vdet1_4 is selected            |
| LVD1)                                                         |                                                                 |                     | _    | 60   | —    |      | When Vdet1_5 to Vdet1_9 is selected |
|                                                               |                                                                 |                     | —    | 50   | —    |      | When Vdet1_A or Vdet1_B is selected |
|                                                               |                                                                 |                     | —    | 40   | —    |      | When Vdet1_C or Vdet1_D is selected |

Note: These characteristics apply when noise is not superimposed on the power supply.

Note 1. When OFS1.(LVDAS, FASTSTUP) = 11b.

Note 2. When OFS1.(LVDAS, FASTSTUP)  $\neq$  11b.

Note 3. The minimum VCC down time indicates the time when VCC is below the minimum value of voltage detection levels V<sub>POR</sub>, V<sub>det0</sub>, and V<sub>det1</sub> for the POR/LVD.



Figure 2.69 Voltage Detection Reset Timing



Figure 2.70 Power-On Reset Timing



Figure 2.71 Voltage Detection Circuit Timing (Vdet0)





Figure 2.72 Voltage Detection Circuit Timing (V<sub>det1</sub>)

### 2.11 Oscillation Stop Detection Timing

### Table 2.61 Oscillation Stop Detection Timing

```
Conditions: 1.8 V \le VCC = VCC_USB = AVCC0 = VCC_RF = AVCC_RF \le 3.6 V,
VSS = AVSS0 = VREFL0 = VSS_USB = VSS_RF = 0 V, T<sub>a</sub> = -40 to +85°C
```

| Item           | Symbol          | Min. | Тур. | Max. | Unit | Test Conditions |
|----------------|-----------------|------|------|------|------|-----------------|
| Detection time | t <sub>dr</sub> | -    | _    | 1    | ms   | Figure 2.73     |





## 2.12 Battery Backup Function Characteristics

#### Table 2.62 Battery Backup Function Characteristics

Conditions:  $1.8 V \le VCC = VCC_USB = AVCC0 = VCC_RF = AVCC_RF \le 3.6 V, 1.8 V \le VBATT \le 3.6 V, VSS = AVSS0 = VREFL0 = VSS_USB = VSS_RF = 0 V, T_a = -40 \text{ to } +85^{\circ}C$ 

| Item                                                            |                      | Symbol                 | Min. | Тур. | Max. | Unit        | Test Conditions |
|-----------------------------------------------------------------|----------------------|------------------------|------|------|------|-------------|-----------------|
| Voltage level for switching to bat                              | V <sub>DETBATT</sub> | 1.99                   | 2.09 | 2.19 | V    | Figure 2.74 |                 |
| Hysteresis width                                                | V <sub>VBATTH</sub>  | _                      | 100  | —    | mV   |             |                 |
| VCC-off period for starting power supply switching              |                      | t <sub>VOFFBATT</sub>  | _    | —    | 350  | μs          |                 |
| Allowable voltage change rising/                                | falling gradient     | dt/dVCC                | 1.0  | —    | —    | ms/V        | Figure 2.7      |
| Level for detection of voltage                                  | VBTLVDLVL[1:0] = 10b | V <sub>DETBATLVD</sub> | 2.11 | 2.20 | 2.29 | V           | Figure 2.74     |
| drop on the VBATT pin (falling)                                 | VBTLVDLVL[1:0] = 11b |                        | 1.87 | 2.00 | 2.13 | V           |                 |
| Hysteresis width for detection of voltage drop on the VBATT pin |                      | V <sub>BATLVDH</sub>   | _    | 50   | —    | mV          | ]               |

Note: The VCC-off period for starting power supply switching indicates the period in which VCC is below the minimum value of the voltage level for switching to battery backup (V<sub>DETBATT</sub>).



Figure 2.74 Battery Backup Function Characteristics



## 2.13 ROM (Flash Memory for Code Storage) Characteristics

| Table 2.63 | ROM (Flash Memory for Code Storage) Characteristics (1) |
|------------|---------------------------------------------------------|
|------------|---------------------------------------------------------|

|                  | Item                                 | Symbol           | Min.     | Тур. | Max. | Unit  | Test Conditions      |
|------------------|--------------------------------------|------------------|----------|------|------|-------|----------------------|
| Reprogramming/er | asure cycle*1                        | N <sub>PEC</sub> | 1000     | _    | _    | Times |                      |
| Data hold time   | After 1000 times of N <sub>PEC</sub> | t <sub>DRP</sub> | 20*2, *3 |      |      | Year  | $T_a = +85^{\circ}C$ |

Note 1. Definition of reprogram/erase cycle: The reprogram/erase cycle is the number of erasing for each block. When the reprogram/ erase cycle is n times (n = 1000), erasing can be performed n times for each block. For instance, when 4-byte programming is performed 256 times for different addresses in a 1-Kbyte block and then the entire block is erased, the reprogram/erase cycle is counted as one. However, programming the same address for several times as one erasing is not enabled (overwriting is prohibited).

Note 2. Characteristic when using the flash memory programmer and the self-programming library provided from Renesas Electronics. Note 3. This result is obtained from reliability testing.

### Table 2.64 ROM (Flash Memory for Code Storage) Characteristics (2) High-Speed Operating Mode

Conditions:  $2.7 \text{ V} \le \text{VCC} = \text{VCC}_\text{USB} = \text{AVCC0} = \text{VCC}_\text{RF} = \text{AVCC}_\text{RF} \le 3.6 \text{ V}, \text{VSS} = \text{AVSS0} = \text{VSS}_\text{USB} = 0 \text{ V}$ Temperature range for the programming/erasure operation:  $T_a = -40$  to  $+85^{\circ}\text{C}$ 

| ltem                                 |                                                               | Symbol              | F    | CLK = 1 M⊦ | lz    | F    | CLK = 32 Mł | Ηz   | Unit |
|--------------------------------------|---------------------------------------------------------------|---------------------|------|------------|-------|------|-------------|------|------|
| nem                                  |                                                               | Symbol              | Min. | Тур.       | Max.  | Min. | Тур.        | Max. | Unit |
| Programming time                     | 8-byte                                                        | t <sub>P8</sub>     | —    | 112        | 967   | —    | 52.3        | 491  | μs   |
| Erasure time                         | 2-Kbyte                                                       | t <sub>E2K</sub>    | —    | 8.75       | 278   | —    | 5.50        | 215  | ms   |
|                                      | 512-Kbyte<br>(when block<br>erase<br>command is<br>used)      | t <sub>E512K</sub>  | _    | 928        | 19218 | _    | 72.0        | 1679 | ms   |
|                                      | 512-Kbyte<br>(when all-<br>block erase<br>command is<br>used) | t <sub>EA512K</sub> | _    | 923        | 19013 | _    | 66.7        | 1469 | ms   |
| Blank check time                     | 8-byte                                                        | t <sub>BC8</sub>    | —    | —          | 55.0  | —    | —           | 16.1 | μs   |
|                                      | 2-Kbyte                                                       | t <sub>BC2K</sub>   | —    | —          | 1840  | —    | —           | 136  | ms   |
| Erase operation forced               | stop time                                                     | t <sub>SED</sub>    | —    | —          | 18.0  | —    | —           | 10.7 | μs   |
| Start-up area switching setting time |                                                               | t <sub>SAS</sub>    | —    | 12.3       | 566.5 | —    | 6.2         | 434  | ms   |
| Access window time                   |                                                               | t <sub>AWS</sub>    | —    | 12.3       | 566.5 | _    | 6.2         | 434  | ms   |
| ROM mode transition wait time 1      |                                                               | t <sub>DIS</sub>    | 2.0  | _          | —     | 2.0  | —           | —    | μs   |
| ROM mode transition                  | wait time 2                                                   | t <sub>MS</sub>     | 5.0  | _          | —     | 5.0  | —           | —    | μs   |

Note:The time until each operation of the flash memory is started after instructions are executed by software is not included.Note:The lower-limit frequency of FCLK is 1 MHz during programming or erasing of the flash memory. When using FCLK at below

4 MHz, the frequency can be set to 1 MHz, 2 MHz, or 3 MHz. A non-integer frequency such as 1.5 MHz cannot be set.

Note: The frequency accuracy of FCLK must be within ±3.5%.



#### Table 2.65 ROM (Flash Memory for Code Storage) Characteristics (3) Middle-Speed Operating Mode

Conditions:  $1.8 \text{ V} \le \text{VCC} = \text{VCC}_\text{USB} = \text{AVCC0} = \text{VCC}_\text{RF} = \text{AVCC}_\text{RF} \le 3.6 \text{ V}, \text{VSS} = \text{AVSS0} = \text{VSS}_\text{USB} = \text{VSS}_\text{RF} = 0 \text{ V}$ Temperature range for the programming/erasure operation:  $T_a = -40$  to  $+85^{\circ}\text{C}$ 

| Item                                 |                                                               | Symbol              | F    | CLK = 1 M⊦ | lz    | F    | CLK = 8 MF | lz    | Unit  |
|--------------------------------------|---------------------------------------------------------------|---------------------|------|------------|-------|------|------------|-------|-------|
| item                                 |                                                               | Symbol              | Min. | Тур.       | Max.  | Min. | Тур.       | Max.  | Offic |
| Programming time                     | 8-byte                                                        | t <sub>P8</sub>     | —    | 152        | 1367  | —    | 97.9       | 936   | μs    |
| Erasure time                         | 2-Kbyte                                                       | t <sub>E2K</sub>    | _    | 8.8        | 279.7 | —    | 5.9        | 221   | ms    |
|                                      | 512-Kbyte<br>(when block<br>erase<br>command is<br>used)      | t <sub>E512K</sub>  | _    | 928        | 19221 | _    | 191        | 4108  | ms    |
|                                      | 512-Kbyte<br>(when all-<br>block erase<br>command is<br>used) | t <sub>EA512K</sub> | _    | 923        | 19015 | _    | 185        | 3901  | ms    |
| Blank check time                     | 8-byte                                                        | t <sub>BC8</sub>    |      |            | 85.0  | —    | —          | 50.88 | μs    |
|                                      | 2-Kbyte                                                       | t <sub>BC2K</sub>   | _    | _          | 1870  | —    | —          | 402   | μs    |
| Erase operation forced               | stop time                                                     | t <sub>SED</sub>    | _    | _          | 28.0  | —    | —          | 21.3  | μs    |
| Start-up area switching setting time |                                                               | t <sub>SAS</sub>    | _    | 13.0       | 573.3 | —    | 7.7        | 451   | ms    |
| Access window time                   |                                                               | t <sub>AWS</sub>    | _    | 13.0       | 573.3 | —    | 7.7        | 451   | ms    |
| ROM mode transition wait time 1      |                                                               | t <sub>DIS</sub>    | 2.0  | —          | —     | 2.0  | —          | —     | μs    |
| ROM mode transition w                | vait time 2                                                   | t <sub>MS</sub>     | 3.0  | _          | —     | 3.0  | _          | —     | μs    |

Note:The time until each operation of the flash memory is started after instructions are executed by software is not included.Note:The lower-limit frequency of FCLK is 1 MHz during programming or erasing of the flash memory. When using FCLK at below

4 MHz, the frequency can be set to 1 MHz, 2 MHz, or 3 MHz. A non-integer frequency such as 1.5 MHz cannot be set. Note: The frequency accuracy of FCLK must be within ±3.5%.



## 2.14 E2 DataFlash Characteristics (Flash Memory for Data Storage)

|                               | Symbol                                   | Min.              | Тур.                 | Max.                | Unit | Test Conditions |                        |
|-------------------------------|------------------------------------------|-------------------|----------------------|---------------------|------|-----------------|------------------------|
| Reprogramming/erasure cycle*1 |                                          | N <sub>DPEC</sub> | 100000               | 1000000             | _    | Times           |                        |
| Data hold time                | After 10000 times of N <sub>DPEC</sub>   | t <sub>DDRP</sub> | 20* <sup>2, *3</sup> | —                   | _    | Year            | T <sub>a</sub> = +85°C |
|                               | After 100000 times of N <sub>DPEC</sub>  |                   | 5* <sup>2, *3</sup>  | —                   | _    | Year            |                        |
|                               | After 1000000 times of N <sub>DPEC</sub> |                   | —                    | 1* <sup>2, *3</sup> | _    | Year            | T <sub>a</sub> = +25°C |

#### Table 2.66 E2 DataFlash Characteristics (1)

Note 1. The reprogram/erase cycle is the number of erasing for each block. When the reprogram/erase cycle is n times (n = 100000), erasing can be performed n times for each block. For instance, when 1-byte programming is performed 1000 times for different addresses in a 1-Kbyte block and then the entire block is erased, the reprogram/erase cycle is counted as one. However, programming the same address for several times as one erasing is not enabled (overwriting is prohibited).

Note 2. Characteristic when the flash memory programmer is used and the self-programming library is provided from Renesas Electronics.

Note 3. These results are obtained from reliability testing.

#### Table 2.67 E2 DataFlash Characteristics (2): high-speed operating mode

Conditions:  $2.7 \text{ V} \le \text{VCC} = \text{VCC}_\text{USB} = \text{AVCC}_\text{RF} = \text{AVCC}_\text{RF} \le 3.6 \text{ V}, \text{VSS} = \text{AVSS0} = \text{VSS}_\text{USB} = \text{VSS}_\text{RF} = 0 \text{ V}$ Temperature range for the programming/erasure operation:  $T_a = -40$  to  $+85^{\circ}\text{C}$ 

| Item                             |         | Symbol             | FCL  | K = 1 MHz |       | FCLK | Unit |      |      |
|----------------------------------|---------|--------------------|------|-----------|-------|------|------|------|------|
|                                  |         | Symbol             | Min. | Тур.      | Max.  | Min. | Тур. | Max. | Unit |
| Programming time                 | 1 byte  | t <sub>DP1</sub>   | —    | 95.0      | 797   | —    | 40.8 | 376  | μs   |
| Erasure time                     | 1 Kbyte | t <sub>DE1K</sub>  | —    | 19.5      | 498   | —    | 6.2  | 230  | ms   |
|                                  | 8 Kbyte | t <sub>DE8K</sub>  | —    | 119.8     | 2556  | —    | 12.9 | 368  | ms   |
| Blank check time                 | 1 byte  | t <sub>DBC1</sub>  | —    | —         | 55.00 | —    | —    | 16.1 | μs   |
|                                  | 1 Kbyte | t <sub>DBC1K</sub> | —    | —         | 0.72  | —    | —    | 0.50 | ms   |
| Erase operation forced stop time |         | t <sub>DSED</sub>  | —    | —         | 16.0  | —    | —    | 10.7 | μs   |
| DataFlash STOP recovery time     |         | t <sub>DSTOP</sub> | 5.0  | —         | —     | 5.0  | _    | —    | μs   |

Note:The time until each operation of the flash memory is started after instructions are executed by software is not included.Note:The lower-limit frequency of FCLK is 1 MHz during programming or erasing of the flash memory. When using FCLK at below<br/>4 MHz, the frequency can be set to 1 MHz, 2 MHz, or 3 MHz. A non-integer frequency such as 1.5 MHz cannot be set.

Note: The frequency accuracy of FCLK must be within  $\pm 3.5\%$ .

#### Table 2.68 E2 DataFlash Characteristics (3): middle-speed operating mode

Conditions:  $1.8 \text{ V} \le \text{VCC0} = \text{VCC}_\text{USB} = \text{AVCC0} = \text{VCC}_\text{RF} = \text{AVCC}_\text{RF} \le 3.6 \text{ V}, \text{VSS} = \text{AVSS0} = \text{VSS}_\text{USB} = \text{VSS}_\text{RF} = 0 \text{ V}$ Temperature range for the programming/erasure operation:  $T_a = -40$  to  $+85^{\circ}\text{C}$ 

| ltom                             | Item      |                    | FCL  | K = 1 MHz |      | FCLł | Unit |      |      |
|----------------------------------|-----------|--------------------|------|-----------|------|------|------|------|------|
| nem                              |           | Symbol             | Min. | Тур.      | Max. | Min. | Тур. | Max. | Unit |
| Programming time                 | 1 byte    | t <sub>DP1</sub>   | —    | 135       | 1197 | —    | 86.5 | 823  | μs   |
| Erasure time                     | 1 Kbyte   | t <sub>DE1K</sub>  | —    | 19.6      | 501  | —    | 8.0  | 265  | ms   |
|                                  | 8 Kbyte   | t <sub>DE8K</sub>  | —    | 120       | 2558 | —    | 27.7 | 669  | ms   |
| Blank check time                 | 1 byte    | t <sub>DBC1</sub>  | —    | —         | 85.0 | —    | —    | 50.9 | μs   |
|                                  | 1 Kbyte   | t <sub>DBC1K</sub> | —    | —         | 0.72 | —    | —    | 1.45 | ms   |
| Erase operation forced stop time |           | t <sub>DSED</sub>  | —    | _         | 28.0 | _    | _    | 21.3 | μs   |
| DataFlash STOP reco              | very time | t <sub>DSTOP</sub> | 0.72 | _         | —    | 0.72 | —    | _    | μs   |

Note:The time until each operation of the flash memory is started after instructions are executed by software is not included.Note:The lower-limit frequency of FCLK is 1 MHz during programming or erasing of the flash memory. When using FCLK at below<br/>4 MHz, the frequency can be set to 1 MHz, 2 MHz, or 3 MHz. A non-integer frequency such as 1.5 MHz cannot be set.

Note: The frequency accuracy of FCLK must be within ±3.5%.



### 2.15 BLE Characteristics

### 2.15.1 Transmission Characteristics

#### Table 2.69 Transmission Characteristics

Conditions: VCC = VCC\_RF = AVCC\_RF = 3.3 V, VSS = VSS\_RF = 0 V, T<sub>a</sub> =  $+25^{\circ}\text{C}$ 

| li                     | tem                     | Symbol                  | Min. | Тур. | Max. | Unit | Test Conditions               |
|------------------------|-------------------------|-------------------------|------|------|------|------|-------------------------------|
| Range of frequency     | RF <sub>CF</sub>        | 2402                    | —    | 2480 | MHz  |      |                               |
| Data rate              | RF <sub>DATA_2M</sub>   | _                       | 2    | —    | Mbps |      |                               |
|                        |                         | RF <sub>DATA_1M</sub>   | _    | 1    | —    | Mbps |                               |
|                        | RF <sub>DATA_500k</sub> | _                       | 500  | —    | kbps |      |                               |
|                        |                         | RF <sub>DATA_125k</sub> | _    | 125  | —    | kbps |                               |
| Maximum transmitted o  | output power            | RF <sub>POWER</sub>     | _    | 0    | 2    | dBm  | 0 dBm output mode             |
|                        |                         |                         | _    | 4    | 6    | dBm  | 4 dBm output mode             |
| Output frequency error | 85-pin BGA, 56-pin QFN  | RF <sub>TXFERR</sub>    | -10  | —    | 10   | ppm  | *1                            |
| 83-pin LGA             |                         | RF <sub>MTXFERR</sub>   | -50  | —    | 50   | ppm  | T <sub>a</sub> : -40 to +85°C |

Note: The characteristics are based on pins and functions other than those for the BLE interface not being in use.

Note 1. This does not take frequency errors due to manufacturing irregularities, drift with temperature, or deterioration of the crystal over time into account.

### 2.15.2 Reception Characteristics (2 Mbps)

#### Table 2.70 Reception Characteristics

Conditions: VCC = VCC\_RF = AVCC\_RF = 3.3 V, VSS = VSS\_RF = 0 V, T<sub>a</sub> =  $+25^{\circ}$ C

| Item                            | Symbol                 | Min. | Тур. | Max. | Unit | Tes                          | t Conditions         |
|---------------------------------|------------------------|------|------|------|------|------------------------------|----------------------|
| Input frequency                 | RF <sub>RXFIN_2M</sub> | 2402 | —    | 2480 | MHz  |                              |                      |
| Maximum input level             | RF <sub>LEVL_2M</sub>  | -10  | 4    | —    | dBm  | *1                           |                      |
| Receiver sensitivity            | RF <sub>STY_2M</sub>   | —    | -92  | —    | dBm  | *1                           |                      |
| Secondary emission strength     | RF <sub>RXSP_2M</sub>  | —    | -72  | -57  | dBm  | 30 MHz to 1 GHz              |                      |
|                                 |                        | —    | -54  | -47  | dBm  | 1 GHz to 12 GHz              |                      |
| Co-channel rejection ratio      | RF <sub>CCR_2M</sub>   | —    | -8   | —    | dB   | $Prf = -67 \text{ dBm}^{*1}$ |                      |
| Adjacent channel rejection      | RF <sub>ADCR_2M</sub>  | —    | 2    | —    | dB   | $Prf = -67 \text{ dBm}^{*1}$ | ±2 MHz               |
| ratio                           |                        | —    | 35   | —    | dB   |                              | ±4 MHz               |
|                                 |                        | —    | 39   | —    | dB   |                              | ±6 MHz               |
| Blocking                        | RF <sub>BLK_2M</sub>   | —    | -1   | —    | dBm  | $Prf = -67 \text{ dBm}^{*1}$ | 30 MHz to 2000 MHz   |
|                                 |                        | —    | -25  | —    | dBm  |                              | 2000 MHz to 2399 MHz |
|                                 |                        | —    | -21  | —    | dBm  |                              | 2484 MHz to 3000 MHz |
|                                 |                        | —    | -10  | —    | dBm  |                              | > 3000 MHz           |
| Allowable frequency deviation*2 | RF <sub>RXFER_2M</sub> | -120 | —    | 120  | ppm  | *1                           |                      |
| RSSI accuracy                   | RF <sub>RSSIS_2M</sub> | —    | ±4   | —    | dB   | –70 dBm ≤ Prf ≤ -            | –10 dBm              |

Note: The characteristics are based on pins and functions other than those for the BLE interface not being in use.

Note 1. PER ≤ 30.8%, and a 37-byte payload

Note 2. Allowable range of difference between the center frequency for the RF input signals and the carrier frequency generated within the chip

## 2.15.3 Reception Characteristics (1 Mbps)

#### Table 2.71 Reception Characteristics

Conditions: VCC = VCC\_RF = AVCC\_RF = 3.3 V, VSS = VSS\_RF = 0 V, T<sub>a</sub> = +25°C

|                                  |                        |      |      |      | <b>а</b> |                      |                    |
|----------------------------------|------------------------|------|------|------|----------|----------------------|--------------------|
| Item                             | Symbol                 | Min. | Тур. | Max. | Unit     | Tes                  | t Conditions       |
| Input frequency                  | RF <sub>RXFIN_1M</sub> | 2402 | —    | 2480 | MHz      |                      |                    |
| Maximum input level              | RF <sub>LEVL_1M</sub>  | -10  | 4    | —    | dBm      | *1                   |                    |
| Receiver sensitivity             | RF <sub>STY_1M</sub>   | —    | -95  | —    | dBm      | *1                   |                    |
| Secondary emission strength      | RF <sub>RXSP_1M</sub>  | —    | -72  | -57  | dBm      | 30MHz to 1GHz        |                    |
|                                  |                        | _    | -54  | -47  | dBm      | 1GHz to 12GHz        |                    |
| Co-channel rejection ratio       | RF <sub>CCR_1M</sub>   | —    | -7   | —    | dB       | $Prf = -67 dBm^{*1}$ |                    |
| Adjacent channel rejection ratio | RF <sub>ADCR_1M</sub>  | —    | -1   | _    | dB       | $Prf = -67 dBm^{*1}$ | ±1MHz              |
|                                  |                        | _    | 34   | —    | dB       |                      | ±2MHz              |
|                                  |                        | —    | 35   | _    | dB       |                      | ±3MHz              |
| Blocking                         | RF <sub>BLK_1M</sub>   | —    | 0    | —    | dBm      | $Prf = -67 dBm^{*1}$ | 30MHz to 2000MHz   |
|                                  |                        | _    | -24  | —    | dBm      |                      | 2000MHz to 2399MHz |
|                                  |                        | _    | -20  | _    | dBm      |                      | 2484MHz to 3000MHz |
|                                  |                        | —    | -4   | —    | dBm      |                      | > 3000MHz          |
| Allowable frequency deviation*2  | RF <sub>RXFER_1M</sub> | -120 | —    | 120  | ppm      | *1                   |                    |
| RSSI accuracy                    | RF <sub>RSSIS_1M</sub> | —    | ±4   | —    | dB       | –70dBm ≤ Prf ≤ -     | -10dBm             |

Note: The characteristics are based on pins and functions other than those for the BLE interface not being in use.

Note 1. PER  $\leq$  30.8%, and a 37-byte payload

Note 2. Allowable range of difference between the center frequency for the RF input signals and the carrier frequency generated within the chip

### 2.15.4 Reception Characteristics (500 kbps)

#### Table 2.72 Reception Characteristics

Conditions: VCC = VCC\_RF = AVCC\_RF = 3.3 V, VSS = VSS\_RF = 0 V, T<sub>a</sub> = +25°C

| Item                             | Symbol                   | Min. | Тур. | Max. | Unit | Tes                 | t Conditions       |
|----------------------------------|--------------------------|------|------|------|------|---------------------|--------------------|
| Input frequency                  | RF <sub>RXFIN_500k</sub> | 2402 | —    | 2480 | MHz  |                     |                    |
| Maximum input level              | RF <sub>LEVL_500k</sub>  | -10  | 4    | —    | dBm  | *1                  |                    |
| Receiver sensitivity             | RF <sub>STY_500k</sub>   | _    | -100 | —    | dBm  | *1                  |                    |
| Secondary emission strength      | RF <sub>RXSP_500k</sub>  | _    | -72  | -57  | dBm  | 30MHz to 1GHz       |                    |
|                                  |                          | _    | -54  | -47  | dBm  | 1GHz to 12GHz       |                    |
| Co-channel rejection ratio       | RF <sub>CCR_500k</sub>   | _    | -4   | —    | dB   | $Prf = -72dBm^{*1}$ |                    |
| Adjacent channel rejection ratio | RF <sub>ADCR_500k</sub>  | _    | 6    | —    | dB   | $Prf = -72dBm^{*1}$ | ±1MHz              |
|                                  |                          | _    | 36   | —    | dB   |                     | ±2MHz              |
|                                  |                          | _    | 42   | —    | dB   |                     | ±3MHz              |
| Blocking                         | RF <sub>BLK_500k</sub>   | _    | 0    | —    | dBm  | $Prf = -72dBm^{*1}$ | 30MHz to 2000MHz   |
|                                  |                          | _    | -23  | —    | dBm  |                     | 2000MHz to 2399MHz |
|                                  |                          | _    | -20  | —    | dBm  |                     | 2484MHz to 3000MHz |
|                                  |                          | _    | -7   | —    | dBm  |                     | > 3000MHz          |
| Allowable frequency deviation*2  | RF <sub>RXFER_500k</sub> | -120 | —    | 120  | ppm  | *1                  |                    |
| RSSI accuracy                    | RF <sub>RSSIS_500k</sub> |      | ±4   | —    | dB   | –70dBm ≤ Prf ≤ –    | -10dBm             |

Note: The characteristics are based on pins and functions other than those for the BLE interface not being in use.

Note 1. PER  $\leq$  30.8%, and a 37-byte payload

Note 2. Allowable range of difference between the center frequency for the RF input signals and the carrier frequency generated within the chip



## 2.15.5 Reception Characteristics (125 kbps)

#### Table 2.73 Reception Characteristics

Conditions: VCC = VCC\_RF = AVCC\_RF = 3.3 V, VSS = VSS\_RF = 0 V, T<sub>a</sub> = +25°C

|                                  | _                        |      | _    |      | a    |                 |                      |
|----------------------------------|--------------------------|------|------|------|------|-----------------|----------------------|
| Item                             | Symbol                   | Min. | Тур. | Max. | Unit | Tes             | t Conditions         |
| Input frequency                  | RF <sub>RXFIN_125k</sub> | 2402 | —    | 2480 | MHz  |                 |                      |
| Maximum input level              | RF <sub>LEVL_125k</sub>  | -10  | 4    | —    | dBm  | *1              |                      |
| Receiver sensitivity             | RF <sub>STY_125k</sub>   | _    | -105 | —    | dBm  | *1              |                      |
| Secondary emission strength      | RF <sub>RXSP_125k</sub>  | _    | -72  | -57  | dBm  | 30 MHz to 1 GHz |                      |
|                                  |                          | _    | -54  | -47  | dBm  | 1 GHz to 12 GHz |                      |
| Co-channel rejection ratio       | RF <sub>CCR_125k</sub>   | _    | -2   | —    | dB   | Prf = -79 dBm*1 |                      |
| Adjacent channel rejection ratio | RF <sub>ADCR_125k</sub>  | _    | 12   | —    | dB   | Prf = -79 dBm*1 | ±1 MHz               |
|                                  |                          | _    | 39   | _    | dB   |                 | ±2 MHz               |
|                                  |                          |      | 45   | —    | dB   |                 | ±3 MHz               |
| Blocking                         | RF <sub>BLK_125k</sub>   |      | 0    | —    | dBm  | Prf = -79 dBm*1 | 30 MHz to 2000 MHz   |
|                                  |                          | _    | -23  | —    | dBm  |                 | 2000 MHz to 2399 MHz |
|                                  |                          | _    | -20  | —    | dBm  |                 | 2484 MHz to 3000 MHz |
|                                  |                          |      | -1   | _    | dBm  |                 | > 3000MHz            |
| Allowable frequency deviation*2  | RF <sub>RXFER_125k</sub> | -120 | —    | 120  | ppm  | *1              |                      |
| RSSI accuracy                    | RF <sub>RSSIS_125k</sub> | _    | ±4   | _    | dB   | –70 dBm ≤ Prf ≤ | –10 dBm              |

Note: The characteristics are based on pins and functions other than those for the BLE interface not being in use.

Note 1. PER ≤ 30.8%, and a 37-byte payload

Note 2. Allowable range of difference between the center frequency for the RF input signals and the carrier frequency generated within the chip



### 2.16 Usage Notes

### 2.16.1 Connecting VCL Capacitor and Bypass Capacitors

This MCU integrates an internal voltage-down circuit, which is used for lowering the power supply voltage in the internal MCU automatically to the optimum level. A 4.7- $\mu$ F capacitor needs to be connected between this internal voltage-down power supply (VCL pin) and the VSS pin. Place an external capacitor close to the pins. Do not apply the power supply voltage to the VCL pin.

Insert a multilayer ceramic capacitor as a bypass capacitor between each pair of the power supply pins. Implement a bypass capacitor as closer to the MCU power supply pins as possible. We recommend capacitors with a value of 2.2  $\mu$ F for that connected to the VCC\_RF pin and 0.1  $\mu$ F for the others. For the capacitors related to crystal oscillation, see section 9, Clock Generation Circuit in the User's Manual: Hardware. For the capacitors related to analog modules, also see section 44, 12-Bit A/D Converter (S12ADE) in the User's Manual: Hardware.

For notes on designing the printed circuit board, see the descriptions of the application note, the Hardware Design Guide (R01AN1411EJ). The latest version can be downloaded from the Renesas Electronics website.



## Appendix 1. Package Dimensions

Information on the latest version of the package dimensions or mountings has been displayed in "Packages" on Renesas Electronics Corporation website.



Figure A 85-Pin BGA (PTBG0085KB-A)









Figure C 56-Pin QFN (PVQN0056LA-A)



## **REVISION HISTORY**

### **RX23W Group Datasheet**

Classifications

- Items with Technical Update document number: Changes according to the corresponding issued Technical Update

- Items without Technical Update document number: Minor changes that do not require Technical Update to be issued

| Rev.  | Date         |                 | Description                                                | Classification  |
|-------|--------------|-----------------|------------------------------------------------------------|-----------------|
| itev. | Page         |                 | Summary                                                    | Classification  |
| 1.00  | Aug 06, 2019 | _               | First edition, issued                                      |                 |
| 1.10  | Mar 30, 2021 | Features        |                                                            |                 |
|       |              | 1               | 83-pin LGA specifications, added                           |                 |
|       |              | 1. Overview     |                                                            |                 |
|       |              | All             | 83-pin LGA specifications, added                           |                 |
|       |              | 2. Electrical ( | Characteristics                                            |                 |
|       |              | 49              | Table 2.24 Clock Timing Note 6, changed                    | TN-RX*-A0245A/E |
|       |              | 58 to 78        | 2.3.5 Timing of On-Chip Peripheral Modules, Layout changed |                 |
|       |              | Appendix 1.     | Package                                                    |                 |
|       |              | 105             | Figure B 83-Pin HWQFN (PTLG0083KA-A), added                |                 |



# General Precautions in the Handling of Microprocessing Unit and Microcontroller Unit Products

The following usage notes are applicable to all Microprocessing unit and Microcontroller unit products from Renesas. For detailed usage notes on the products covered by this document, refer to the relevant sections of the document as well as any technical updates that have been issued for the products.

#### 1. Precaution against Electrostatic Discharge (ESD)

A strong electrical field, when exposed to a CMOS device, can cause destruction of the gate oxide and ultimately degrade the device operation. Steps must be taken to stop the generation of static electricity as much as possible, and quickly dissipate it when it occurs. Environmental control must be adequate. When it is dry, a humidifier should be used. This is recommended to avoid using insulators that can easily build up static electricity. Semiconductor devices must be stored and transported in an anti-static container, static shielding bag or conductive material. All test and measurement tools including work benches and floors must be grounded. The operator must also be grounded using a wrist strap. Semiconductor devices must not be touched with bare hands. Similar precautions must be taken for printed circuit boards with mounted semiconductor devices.

#### 2. Processing at power-on

The state of the product is undefined at the time when power is supplied. The states of internal circuits in the LSI are indeterminate and the states of register settings and pins are undefined at the time when power is supplied. In a finished product where the reset signal is applied to the external reset pin, the states of pins are not guaranteed from the time when power is supplied until the reset process is completed. In a similar way, the states of pins in a product that is reset by an on-chip power-on reset function are not guaranteed from the time when power is supplied until the power is supplied until the power is supplied until the power reaches the level at which resetting is specified.

3. Input of signal during power-off state

Do not input signals or an I/O pull-up power supply while the device is powered off. The current injection that results from input of such a signal or I/O pull-up power supply may cause malfunction and the abnormal current that passes in the device at this time may cause degradation of internal elements. Follow the guideline for input signal during power-off state as described in your product documentation.

4. Handling of unused pins

Handle unused pins in accordance with the directions given under handling of unused pins in the manual. The input pins of CMOS products are generally in the high-impedance state. In operation with an unused pin in the open-circuit state, extra electromagnetic noise is induced in the vicinity of the LSI, an associated shoot-through current flows internally, and malfunctions occur due to the false recognition of the pin state as an input signal become possible.

5. Clock signals

After applying a reset, only release the reset line after the operating clock signal becomes stable. When switching the clock signal during program execution, wait until the target clock signal is stabilized. When the clock signal is generated with an external resonator or from an external oscillator during a reset, ensure that the reset line is only released after full stabilization of the clock signal. Additionally, when switching to a clock signal produced with an external resonator or by an external oscillator while program execution is in progress, wait until the target clock signal is stable.

6. Voltage application waveform at input pin

Waveform distortion due to input noise or a reflected wave may cause malfunction. If the input of the CMOS device stays in the area between  $V_{IL}$  (Max.) and  $V_{IH}$  (Min.) due to noise, for example, the device may malfunction. Take care to prevent chattering noise from entering the device when the input level is fixed, and also in the transition period when the input level passes through the area between  $V_{IL}$  (Max.) and  $V_{IH}$  (Min.).

7. Prohibition of access to reserved addresses

Access to reserved addresses is prohibited. The reserved addresses are provided for possible future expansion of functions. Do not access these addresses as the correct operation of the LSI is not guaranteed.

8. Differences between products

Before changing from one product to another, for example to a product with a different part number, confirm that the change will not lead to problems. The characteristics of a microprocessing unit or microcontroller unit products in the same group but having a different part number might differ in terms of internal memory capacity, layout pattern, and other factors, which can affect the ranges of electrical characteristics, such as characteristic values, operating margins, immunity to noise, and amount of radiated noise. When changing to a product with a different part number, implement a systemevaluation test for the given product.

### Notice

- Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation or any other use of the circuits, software, and information in the design of your product or system. Renesas Electronics disclaims any and all liability for any losses and damages incurred by you or third parties arising from the use of these circuits, software, or information.
- Renesas Electronics hereby expressly disclaims any warranties against and liability for infringement or any other claims involving patents, copyrights, or other intellectual property rights of third parties, by or arising from the use of Renesas Electronics products or technical information described in this document, including but not limited to, the product data, drawings, charts, programs, algorithms, and application examples.
- 3. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 4. You shall be responsible for determining what licenses are required from any third parties, and obtaining such licenses for the lawful import, export, manufacture, sales, utilization, distribution or other disposal of any products incorporating Renesas Electronics products, if required.
- 5. You shall not alter, modify, copy, or reverse engineer any Renesas Electronics product, whether in whole or in part. Renesas Electronics disclaims any and all liability for any losses or damages incurred by you or third parties arising from such alteration, modification, copying or reverse engineering.
- Renesas Electronics products are classified according to the following two quality grades: "Standard" and "High Quality". The intended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; industrial robots; etc.

"High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control (traffic lights); large-scale communication equipment; key financial terminal systems; safety control equipment; etc.

Unless expressly designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not intended or authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems; surgical implantations; etc.), or may cause serious property damage (space system; undersea repeaters; nuclear power control systems; aircraft control systems; key plant systems; military equipment; etc.). Renesas Electronics disclaims any and all liability for any damages or losses incurred by you or any third parties arising from the use of any Renesas Electronics product that is inconsistent with any Renesas Electronics data sheet, user's manual or other Renesas Electronics document.

- 7. No semiconductor product is absolutely secure. Notwithstanding any security measures or features that may be implemented in Renesas Electronics hardware or software products, Renesas Electronics shall have absolutely no liability arising out of any vulnerability or security breach, including but not limited to any unauthorized access to or use of a Renesas Electronics product or a system that uses a Renesas Electronics product. RENESAS ELECTRONICS DOES NOT WARRANT OR GUARANTEE THAT RENESAS ELECTRONICS PRODUCTS, OR ANY SYSTEMS CREATED USING RENESAS ELECTRONICS PRODUCTS WILL BE INVULNERABLE OR FREE FROM CORRUPTION, ATTACK, VIRUSES, INTERFERENCE, HACKING, DATA LOSS OR THEFT, OR OTHER SECURITY INTRUSION ("Vulnerability Issues"). RENESAS ELECTRONICS DISCLAIMS ANY AND ALL RESPONSIBILITY OR LIABILITY ARISING FROM OR RELATED TO ANY VULNERABILITY ISSUES. FURTHERMORE, TO THE EXTENT PERMITTED BY APPLICABLE LAW, RENESAS ELECTRONICS DISCLAIMS ANY AND ALL WARRANTIES, EXPRESS OR IMPLIED, WITH RESPECT TO THIS DOCUMENT AND ANY RELATED OR ACCOMPANYING SOFTWARE OR HARDWARE, INCLUDING BUT NOT LIMITED TO THE IMPLIED WARRANTIES OF MERCHANTABILITY, OR FITNESS FOR A PARTICULAR PURPOSE.
- 8. When using Renesas Electronics products, refer to the latest product information (data sheets, user's manuals, application notes, "General Notes for Handling and Using Semiconductor Devices" in the reliability handbook, etc.), and ensure that usage conditions are within the ranges specified by Renesas Electronics with respect to maximum ratings, operating power supply voltage range, heat dissipation characteristics, installation, etc. Renesas Electronics disclaims any and all liability for any malfunctions, failure or accident arising out of the use of Renesas Electronics products outside of such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of Renesas Electronics products, semiconductor products have specific characteristics, such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Unless designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not subject to radiation resistance design. You are responsible for implementing safety measures to guard against the possibility of bodily injury, injury or damage caused by fire, and/or danger to the public in the event of a failure or malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult and impractical, you are responsible for systems manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. You are responsible for carefully and sufficiently investigating applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive, and using Renesas Electronics products in compliance with all these applicable laws and regulations. Renesas Electronics disclaims any and all liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. Renesas Electronics products and technologies shall not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You shall comply with any applicable export control laws and regulations promulgated and administered by the governments of any countries asserting jurisdiction over the parties or transactions.
- 12. It is the responsibility of the buyer or distributor of Renesas Electronics products, or any other party who distributes, disposes of, or otherwise sells or transfers the product to a third party, to notify such third party in advance of the contents and conditions set forth in this document.
- 13. This document shall not be reprinted, reproduced or duplicated in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 14. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products.
- (Note1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its directly or indirectly controlled subsidiaries.
- (Note2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.

(Rev.5.0-1 October 2020)

## **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com

## Contact Information

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit: <a href="http://www.renesas.com/contact/">www.renesas.com/contact/</a>

### Trademarks

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.