# RN5T5610 Series ## Programmable Power Management System IC for Industrial Applications NO. EY-579-200508 ## OUTLINE The RN5T5610 is a power management multi-channel IC (PMIC) for industrial applications. This IC provides four high-efficiency step-down DCDC converters, seven low-dropout regulators, four GPIOs, an interrupt controller (INTC), and an I<sup>2</sup>C-Bus interface. This IC can customize the power supply voltage and the poweron / off sequence to meet user-system with using a built-in OTP (One-Time Programmable) memory. In addition, this IC provides DVS (Dynamic Voltage Scaling), a thermal shut-down function, an overcurrent protection, and a watchdog timer and provides optionally a power-on / off mode which is controllable individually by GPIO[0-3] pins (Subsequently referred to as "Parts Mode(1)"). This is a high-reliability semiconductor device for industrial application that has passed both the screening at high temperature and the reliability test with extended hours. #### **FEATURES** - Operating Voltage Range (Maximum Rating) -------2.7 V to 5.5 V (6.0 V) - System: - I<sup>2</sup>C-Bus interface @3.4MHz and 400kHz - Detector Function (System/IO-Voltage-detector, UVLO, DETVSB) - Thermal Shutdown Function - Watchdog Timer - Power-on Key Input for System's power up - Power-on Reset Output for CPU - Flexible Power-on / off Sequence by OTP - Flexible DCDC[1-4] and LDO[1-5] Default-on/off Control by OTP - High Efficiency Step-down DCDC Converters: - DCDC1 / 2...... 0.6 V to 3.5 V (Max. 3000 mA) - Soft-start circuit - Equipped with DVS and Power Save Mode (PSM) - Low Drop Voltage Regulators: - LDORTC1 (Always-on, for Coin battery) ·· 1.2 V to 3.5 V (Max. 30 mA) - Overcurrent Protection and Short-circuit Protection. - 4-channel GPIO: - Interrupt function (level/edge) for input signals - Power-on output signal for external devices - Power on/off input for System's power up/down - Controllable DCDC[1-4] and LDO[1-5] by external input - LDORTC2 output via GPIO2 pin - Current Sink for LED via GPIO0/1 pins ... Max.15 mA - C32KOUT output via GPIO[0-3] as a clock for external devices - Interrupt Controller (INTC) - Package ....... QFN0707-48-P25 (0.5mm pitch) <sup>(1)</sup> Refer to "Parts Mode" for details. ## **APPLICATION** - FPGA / SoC Solution - PLC / Servo Amp / Inverter - Industrial Machine Controller Box ## **SELECTION GUIDE** #### **Selection Guide** | Product Name | Package | Shipping (Packaging / MOQ) | | | |---------------|----------------|----------------------------|-----|------------------| | RN5T5610xx-E4 | QFN0707-48-P25 | Voc | Voc | Reel / 2,000 pcs | | RN5T5610xx | QFN0707-46-P25 | Yes | Yes | Tray / 50 pcs | xx : Specify the OTP code. Refer to the Appendix "OTP Code List" for details. ## **BLOCK DIAGRAM** **RN5T5610 Block Diagram** ## **PIN DESCRIPTION** ## **Pin Configuration** RN5T5610 (QFN0707-48-P25) Pin Configuration ## **Pin Assignments** | <u> </u> | Assignment | iS . | | | | | | |----------|----------------|----------------------------------------------------|-----|--------------------|------|---------|----------------------------| | No. | Pin Name | Function | | D/A <sup>(2)</sup> | Rese | t State | Note | | 140. | | 1 diletion | 1,0 | יאוט | 1/0 | Level | Note | | 1 | VFB1 | DCDC1 output voltage feedback signal | I/O | Α | | | | | 2 | GNDP1 | GND for DCDC1 | - | G | | | | | 3 | GNDP1_2 | GIND 101 DCDC1 | - | G | | | | | 4 | LX1 | DCDC1 switching signal | 0 | Α | | | | | 5 | LX1_2 | DODO I SWITCHING SIGNAL | 0 | Α | | | | | 6 | VINP1 | Power supply for DCDC1 | - | Р | | | | | 7 | VINP2 | Power supply for DCDC2 | - | Р | | | | | 8 | LX2 | DCDC2 switching signal | 0 | Α | | | | | 9 | LX2_2 | DODOZ OWIGHING dignal | 0 | Α | | | | | 10 | GNDP2 | GND for DCDC2 | - | G | | | | | 11 | GNDP2_2 | | - | G | | | | | 12 | VFB2 | DCDC2 output voltage feedback signal | I/O | Α | | | | | 13 | VOUT1 | LDO1 output voltage signal | 0 | Α | | | | | 14 | VINL2 | Power supply for LDO1/2 and DCDC analog | - | Р | | | | | 15 | VOUT2 | LDO2 output voltage signal | 0 | Α | | | | | 16 | VOUT3 | LDO3 output voltage signal | 0 | Α | | | | | 17 | VINL3 | Power supply for LDO3/4/5 | - | Р | | | | | 18 | VOUT4 | LDO4 output voltage signal | 0 | Α | | | | | 19 | VOUT5 | LOD5 output voltage signal | 0 | Α | | | | | 20 | GND | GND for Logic circuit, Analog circuit, I/O, etc. | - | G | | | | | 21 | RESETO | Host reset signal | 0 | D | 0 | Low | NOD | | 22 | INTB | Interrupt request signal | 0 | D | 0 | Hi-z | NOD | | 23 | GPIO3 | General purpose I/O signal (3) | I/O | D | | | | | 24 | PWRON | External power-on signal | I | D | - 1 | - | $1.4 \text{ V to V}_{SYS}$ | | 25 | SLEEP | Stand-by mode control signal | I | D | ı | - | 1.4 V to V <sub>SYS</sub> | | 26 | VFB3 | DCDC3 output voltage feedback signal | I/O | Α | | | | | 27 | GNDP3 | GND for DCDC3 | - | G | | | | | 28 | LX3 | DCDC3 switching signal | 0 | Α | | | | | 29 | LX3_2 | | 0 | Α | | | | | 30 | VINP3 | Power supply for DCDC3 | - | Р | | | | | 31 | VINP4 | Power supply for DCDC4 | - | Р | | | | | 32 | LX4 | DCDC4 switching signal | 0 | Α | | | | | 33 | LX4_2 | • • | 0 | Α | | | | | 34 | GNDP4 | GND for DCDC4 | - | G | | | | | 35 | VFB4 | DCDC4 output voltage feedback signal | I/O | Α | | | | | 36 | DETVSB | VSB output for Voltage detection (Nch Open-drain) | 0 | D | 0 | - | NOD | | 37 | VINL1 | Power supply for LDORTC1/2, VREF, DET, I/O, etc. | - | Р | | | | | 38 | VSB | LDORTC1 output voltage signal | 0 | Α | | | | | 39 | GPIO2 (/ VSB2) | General purpose I/O signal (3) | I/O | D | | | | | 40 | VREF | Bypass capacitor connecting signal | 0 | Α | | | | | 41 | VOUTD | Capacitor connecting signal for built-in regulator | 0 | Α | | | | | 42 | GND | GND for Logic and Analog circuits, I/O, etc. | - | G | | | | | 43 | GPIO0 | General purpose I/O signal <sup>(3)</sup> | I/O | D | | | | | 44 | GPIO1 | | I/O | D | | | | | 45 | VDDIO | Power supply for CPU I/F | - | Р | | | 0110000 | | 46 | SDA | I <sup>2</sup> C bus data signal | I/O | D | I | - | CMOS Schmitt,<br>NOD | | 47 | SCL | I <sup>2</sup> C bus input clock signal | 1 | D | | - | CMOS Schmitt | | 48 | TESTEN | Test signal (Connect to GND) | I | D | | PD | CMOS Schmitt | <sup>(1)</sup> I: Input, O: Output (2) A: Analog, D: Digital, P: Power, G: Ground (3) GPIO[0-3]: "Input" or "Output" and its input/output type (CMOS or NMOS, Analog or Nch Open-drain output) are selectable by OTP. Refer to the chapter "GPIO" for details. #### **ABSOLUTE MAXIMUM RATINGS** $(GNDs^{(1)} = 0 V)$ | Symbol | Parameter | Conditions | Rating | Unit | | | | | |------------------|------------------------|-----------------------------------|--------------------------------------------------|------|--|--|--|--| | V <sub>PS1</sub> | Power Supply Voltage 1 | VINP1-4 and VINL1-3 pins | -0.3 to 6.0 | V | | | | | | $V_{PS2}$ | Power Supply Voltage 2 | VDDIO pin | -0.3 to 4.5 | V | | | | | | | | PWRON and SLEEP pins | -0.3 to V <sub>SYS</sub> +0.3 | V | | | | | | VINPUT | | SDA and SCL pins | -0.3 to 4.5 | V | | | | | | | Input Voltage Range | GPIO0-1 pins | -0.3 to $V_{SYS}$ +0.3 / -0.3 to $V_{DDIO}$ +0.3 | V | | | | | | | | GPIO2-3 pins | -0.3 to V <sub>SYS</sub> +0.3 | V | | | | | | | | RESETO, INTB, and GPIO2-3 pins | -0.3 to V <sub>SYS</sub> +0.3 | V | | | | | | Vоитрит | Output Voltage Range | Output Voltage Range GPIO0-1 pins | | V | | | | | | | | DETVSB pin | -0.3 to V <sub>SB</sub> <sup>(2)</sup> +0.3 | V | | | | | | Tj | Junction Temperature | - | -40 to 125 | °C | | | | | | Tstg | Storage Temperature | - | -55 to 125 | °C | | | | | | $P_D$ | Package Dissipation | Refer to Appendix "POW | Refer to Appendix "POWER DISSIPATION". | | | | | | #### **ABSOLUTE MAXIMUM RATINGS** Electronic and mechanical stress momentarily exceeded absolute maximum ratings may cause permanent damage and may degrade the lifetime and safety for both device and system using the device in the field. The functional operations at or over these absolute maximum ratings are not assured. #### RECOMMENDED OPERATING CONDITIONS | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Unit | |-------------------|-----------------------|----------------------------------------------------------|------|------|------|------| | Vsys | Power Supply Voltage | VINP1-4 and VINL1-2 pins (3) | 2.7 | 3.6 | 5.5 | V | | $V_{INL}$ | Power Supply Voltage | VINL3 pin (4) | 1.7 | 3.6 | 5.5 | V | | $V_{\text{DDIO}}$ | Power Supply Voltage | VDDIO pin (Vsys > VDDIO) | 1.7 | 1.8 | 3.4 | V | | $V_{SB}$ | Power Supply Voltage | VSB pin | 1.45 | 3.1 | 3.4 | V | | GND | Ground | GND, GNDP1, GNDP1_1, GNDP2,<br>GNDP2_2, GNDP3, and GNDP4 | | 0 | | V | | Ta | Operating Temperature | - | -40 | | 105 | °C | #### **RECOMMENDED OPERATING CONDITIONS** All of electronic equipment should be designed that the mounted semiconductor devices operate within the recommended operating conditions. The semiconductor devices cannot operate normally over the recommended operating conditions, even if they are used over such conditions by momentary electronic noise or surge. And the semiconductor devices may receive serious damage when they continue to operate over the recommended operating conditions. 6 <sup>(1)</sup> GNDs: GND signals including GND, GNDP1, GNDP1\_1, GNDP2, GNDP2\_2, GNDP3, and GNDP4. <sup>(2)</sup> V<sub>SB</sub>: LDORTC1\_Output or Coin Battery <sup>(3)</sup> VINP1-4 and VINL2 pin voltages must be equal to VINL1 pin voltage. To reduce the power supply, VINP1-4 and VINL2 pins can be powered off only in the POWROFF state. But the input pin level must be connected to GND only in Parts mode. <sup>(4)</sup> VINL3 pin voltage must be less than or equal to VINL1 pin voltage. ## **ELECTRICAL CHARACTERISTICS** | | ) I/O Electrical Characterist | | NA: | T | 1 | 25°C) | |-----------------|-----------------------------------|-------------------------|-----------------------------|------|-----------------------------|-------| | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Unit | | | S Input Pin: PWRON, SLEEP, GPI | 00, GPIO1, GPIO2, GP | 2103 | | | ı | | V <sub>IL</sub> | Low level input voltage | | | | 0.4 | V | | $V_{IH}$ | High level input voltage | | 1.4 | | $V_{SYS}$ | V | | VINL1 Nch | Open-drain Output Pin: RESETO | | | | | | | $V_{OL}$ | Low level output voltage | I <sub>OUT</sub> = 2mA | | | 0.4 | V | | $V_{TO}$ | Tolerant | | | | $V_{SYS}$ | V | | VINL1 CMO | S Input / Output Pin: GPIO0, GPIC | 01, GPIO2, GPIO3 | | | | _ | | $V_{IL}$ | Low level input voltage | | | | V <sub>SYS</sub> ×0.2 | V | | VIH | High level input voltage | | V <sub>SYS</sub> ×0.8 | | Vsys | V | | Vol | Low level output voltage | I <sub>OUT</sub> = 4mA | | | 0.4 | V | | Vон | High level output voltage | $I_{OUT} = -4mA$ | V <sub>SYS</sub> -0.4 | | | V | | VINL1 Nch | Open-drain Output Pin: INTB, GP | 100, GPIO1, GPIO2, GI | PIO3 | | | | | V <sub>OL</sub> | Low level output voltage | I <sub>OUT</sub> = 4mA | | | 0.4 | V | | $V_{TO}$ | Tolerant | | | | Vsys | V | | VINL1 Nch | Open-drain Output Pin: GPIO0, G | PIO1 (for LED) | | | | | | $V_{OL}$ | Low level output voltage | $I_{OUT} = 15mA$ | | | 0.4 | V | | V <sub>TO</sub> | Tolerant | | | | Vsys | V | | VSB Nch O | pen-drain Output Pin: DETVSB | | | | | | | Vol | Low level output voltage | I <sub>OUT</sub> = 1mA | | | 0.2 | V | | V <sub>TO</sub> | Tolerant | | | | V <sub>SB</sub> | V | | VOUTD CM | OS Input Pin (Schmitt Input): SCL | - | | | | • | | VIL | Low level input voltage | | | | V <sub>OUTD</sub> (1) × 0.3 | V | | ViH | High level input voltage | | V <sub>OUTD</sub> (1) × 0.7 | | 3.4 | V | | ΔVı | Hysteresis | | V <sub>OUTD</sub> (1) × 0.1 | | | V | | VOUTD CM | OS Input / Output Pin (Schmitt In | out / Nch Open-drain ( | Output): SDA | | • | | | VIL | Low level input voltage | | | | V <sub>OUTD</sub> (1) × 0.3 | V | | ViH | High level input voltage | | V <sub>OUTD</sub> (1) × 0.7 | | 3.4 | V | | $\Delta V_{I}$ | Hysteresis | | V <sub>OUTD</sub> (1) × 0.1 | | | V | | Vol | Low level output voltage | I <sub>OUT</sub> = 3mA | | | 0.4 | V | | VDDIO CMC | OS Input / Output Pin: GPIO0, GPI | 01 | | | | | | V <sub>IL</sub> | Low level input voltage | | | | V <sub>DDIO</sub> ×0.2 | V | | VIH | High level input voltage | | V <sub>DDIO</sub> ×0.8 | | V <sub>DDIO</sub> | V | | Vol | Low level output voltage | I <sub>OUT</sub> = 4mA | | | 0.4 | V | | Vон | High level output voltage | I <sub>OUT</sub> = -4mA | V <sub>DDIO</sub> -0.4 | | | V | All test items listed under Electrical Characteristics are done under the pulse load condition (Tj $\approx$ Ta = 25°C). . . <sup>(1)</sup> VOUTD: REGD\_Output (1.8V) $V_{IN} = 3.6 \text{ V}$ , No-load, unless otherwise specified. The specification surrounded by $\square$ are guaranteed by design engineering at $-40^{\circ}$ C $\leq$ Ta $\leq$ 105 $^{\circ}$ C. **Consumption Current** $(Ta = 25^{\circ}C)$ | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Unit | |--------|-------------------|------------|------|------|------|------| | Ist | Standby current | Power Off | | 13 | 35 | μΑ | | lop | Operating current | Power On | | 440 | 840 | μΑ | Each parameter indicates the values (Typ./Max.) that the following conditions of Power OFF/ON are met. The enabled LDO / DCDC at Power On are changeable depending on user-request. **Example of combinations of each Power Off / On** | | Power OFF (1) | Power ON | |----------------|---------------|----------| | LDO1 | - | On | | LDO2 | - | On | | LDO3 | - | On | | LDO4 | - | On | | LDO5 | - | On | | LDORTC1 | On | On | | LDORTC2 | - | - | | VREF | ECO | On | | DCDC1 | - | On | | DCDC2 | - | On | | DCDC3 | - | On | | DCDC4 | - | On | | UVLO | On | On | | VINDET | On | On | | IODET | - | On | | PREVINDET | - | On | | VSBDET | On | On | | TSHUT | - | On | | REGD | On | On | | Internal Logic | On | On | <sup>(1)</sup> Normal Mode #### THEORY OF OPERATION #### **POWER CONTROL** This IC has the power-on/off sequence that can be flexibly set by OTP. The default on/off, timing, and voltage of DCDC[1-4] and LDO[1-5] are programmable. In addition, GPIO[0-3] pins output the power-on/off signal to external LDO/DCDC by the setting of OTP. **Power Control State Machine Diagram** #### **State Machine Description** The state machine will step through the following statuses: #### **NOSUPPLY** The power supply to VSYS falls below the UVLO detection voltage. #### **STANDBY** The power supply to VSYS rises above the UVLO recovery voltage, followed by LDORTC1 turns on. #### **POWEROFF** The power supply to VSYS rises above the VINDET recovery voltage. This IC is always monitoring the power-on factor, and if the factor is detected, it will start the power-on sequence. #### **POWERON SEQUENCE** LDO/DCDCs turn on sequentially according to a pre-programmed order by OTP. And RESETO will be pulled up high sequentially if VDDIO pin voltage rises to the recovery voltage. Even if VDDIO pin voltage falls below the IODET detection voltage during POWERON SEQUENCE state, it will change to POWEROFF state. #### **POWERON** RESETO is pulled up high. CPU can control this IC through some control pins or I<sup>2</sup>C Interface. In this state, this IC is always monitoring the power-off or the repower-on factors. #### **POWEROFF SEQUENCE** This IC will change to this state by detecting the power-off factor in POWERON state. In this state, RESETO pin is output low level and all LDO/DCDCs turn off sequentially in reverse order of power-on sequence. #### **REPOWERON SEQUENCE** This IC will change to this state by detecting the repower-on factor. RESETO pin is output low level, and all LDO/DCDCs turn off sequentially in reverse order of power-on sequence. After turn-off is completed, repower-on timer starts, and it will change to POWERON SEQUENCE state when repower-on timer expired. #### **SLEEP ENTRY / EXIT SEQUENCE** This IC will change to this state by detecting the deep sleep entry/exit factor. LDO/DCDCs turn off/on sequentially and enter or exit SLEEP. Refer to SLEEP ENTRY / EXIT SEQUENCE section. #### **SLEEP** This IC will change to this state through SLEEP ENTRY SEQUENCE. In this state, it operates the low power consumption. #### **Shutdown** If this IC detects conditions shown below, this IC will change to NOSUPPLY state or STANDBY state or POWEROFF state regardless of the current state - Low input voltage under the UVLO detection voltage - Low input voltage under the VINDET detection voltage - Low input voltage under the IODET detection voltage (Shutdown operation is disabled during POWERON/OFF and REPOWERON SEQUENCE.) - Abnormal temperature - Over current of DCDC\* (Shutdown operation is disabled during POWERON/OFF SEQUENCE.) #### **Power-on Sequence** This IC's power is turned on by detecting the power-on factor at the POWEROFF state. The default settings of the resources as shown below are programmable. The slot duration can be selected in 0.5ms and 2ms by OTP. [Controllable resources] DCDC[1-4], LDO[1-5], RESETO, PSO[0-3](1) [Power-on factor] PWRON<sup>(2)</sup>: High-level input to PWRON pin over a fixed time period. ON\_EXTIN<sup>(1)</sup>: High-level input to ON\_EXTIN pin. Note: This IC powers on/off according to the on/off sequence. The interrupt is output when these pins are asserted. The power-on/off history is stored by the history register. #### Notes: - Always-on for VREF/REGD works after UVLO released. LDORTC2 power-on timing is selectable between "Always-on" setting and the LDOEN2 register setting by OTP. LDORTC1 power-on timing is selectable between Always-on setting and the power-on sequence by OTP. - 2. Initial values of register (0sec / 100us / 20ms / 128ms / 1sec / 2sec / 3sec) can be configured by OTP. - DCDC\*/LDO\*/GPIO\* power-on timing (S0 to S14) is programmable by OTP. RESETO release timing (S0 to S15) is programmable by OTP. - Selected slot of DCDC\*/LDO\*/GPIO\* must be set before RESETO release slot. 4. - 5. RESETO has extra time (0sec / 32ms / 64ms / 128ms) by OTP when it is programmed S15. <sup>(1)</sup> GPIO's optional function. Refer to the chapter "GPIO" for details. <sup>(2)</sup> Power-on factor is programmable by OTP. #### **Power-off Sequence** This IC's power is turn off by detecting the power-off factor at the POWERON or SLEEP state. #### [Power-off factor] Long power on key press: High-level input to PWRON pin over a fixed time period. Watchdog timer: Internal watchdog timer expiration. <SWPWROFF> register: CPU's writing to a dedicated register. N\_OE<sup>(1)</sup>: High-level input to N\_OE pin over a fixed time period. PSHOLD<sup>(1)</sup>: Low-level input to PSHOLD pin. #### Notes: - Always-on for VREF/REGD works after UVLO released. LDORTC2 power-on timing is selectable between "Always-on" setting and the LDOEN2 register setting by OTP. LDORTC1 power-on timing is selectable between Always-on setting and the power-on sequence by OTP. - 2. This value (0/1/2/4/6/8/10/12 sec) can be selected by register. - The power-off timing reverse order of the power-on sequence. Selected slot of DCDC\*/LDO\*/GPIO\* must set after RESETO assert slot. <sup>(1)</sup> GPIO's optional function. Refer to the chapter "GPIO" for details. #### Sleep Entry/Exit Sequence This IC is changed to the SLEEP state by detecting the sleep-entry factor at the PWRON and PWRON SEQUENCE state. The state change timing of some resources as shown below is programmable. #### [Controllable Resources] Active/Sleep Control: DCDC[1-4], LDO[1-5], PSO[0-3]<sup>(1)</sup> Output Voltage Control: DCDC[1-4], LDO[1-5] And, this IC is changed to the PWRON state by detecting the Sleep-exit factor at the SLEEP state. The state change timing of some resources is performed in reverse order of the sleep-entry sequence. #### [Sleep-entry Factor] SLEEP: High-level input to SLEEP pin. <SLPENT> register: CPU's writing to a dedicated register. #### [Sleep-exit Factor] SLEEP: Low-level input to SLEEP pin. <SLPEXIT> register: CPU's writing to a dedicated register. <sup>(1)</sup> GPIO's optional function. Refer to the chapter "GPIO" for details. (1) This IC is changed to the PWROFF SEQUENCE state by detecting PWRON long press at the SLEEP state. It is necessary to write the <SLP\_TO\_OFFSEQ> register in advance. The state change timing of some resources is performed in reverse order of the power-on sequence. #### Notes: - Always-on for VREF/REGD works after UVLO released. LDORTC2 power-on timing is selectable between "Always-on" setting and the LDOEN2 register setting by OTP. LDORTC1 power-on timing is selectable between Always-on setting and the power-on sequence by OTP. - 2. This value (0 / 1 / 2 / 4 / 6 / 8 / 10 / 12 sec) can be selected by register. - 3. The power-off timing is in reverse order of the power-on sequence. #### Repower-on Sequence Once the repower-on factor is detected, this IC executes the power-on sequence after executing the power-off sequence without the power-on factor. This IC does not change to POWERON state, when VDDIO pin voltage falls below the IODET detection voltage or repower-on timer is not expired. repower-on timer is selectable 10ms-1s. It is the waiting time for the all regulator's output capacitor to discharge. #### [Repower-on factor] Long power on key press: High-level input to PWRON pin over a fixed time period. Watchdog timer: Internal watchdog timer expiration. <SWPWROFF> register: CPU's writing to a dedicated register. N\_OE<sup>(1)</sup>: High-level input to N\_OE pin over a fixed time period. HRESET<sup>(1)</sup>: High-level input to HRESET pin. After power off by detecting HRESET, this IC repower-on regardless of set value of REPWRON bit. The state transition time from finishing the repower-on sequence to POWERON SEQUENCE state can be controlled by repower-on timer. #### Notes: - Always-on for VREF/REGD works after UVLO released. LDORTC2 power-on timing is selectable between "Always-on" setting and the LDOEN2 register setting by OTP. LDORTC1 power-on timing is selectable between Always-on setting and the power-on sequence by OTP. - 2. The power-off timing reverse order of the power-on sequence. - 3. DCDC\*/LDO\*/GPIO\* power-on timing (S0 to S14) is programmable by OTP. - 4. RESETO has extra time (0 / 32 / 64 / 128 ms) by OTP when it is programmed S15. \_ <sup>(1)</sup> GPIO's optional function. Refer to the chapter "GPIO" for details. #### **Shutdown Factor** The following factors trigger a shutdown, and each state is transited to NOSUPPLY State / STANDBY State / POWEROFF State. The transition to POWERON State is enabled when each recovery condition for each shutdown factor is met. | | Shutdown Factor | State of Transition | Recovery Condition from Shutdown | |---|-------------------------------------|---------------------|----------------------------------| | 1 | UVLO detection | NOSUPPLY | UVLO release | | 2 | VINDET detection | STANDBY | VINDET release | | 3 | Temperature's abnormal detection | POWEROFF | Temperature's normal detection | | 4 | DCDC* current limit detection (1) | POWEROFF | DCDC* current normal detection | | 5 | IODET (VDDIO monitor) detection (2) | POWEROFF | IODET release | <sup>&</sup>lt;sup>(1)</sup> Shutdown occurs if the over-current continues for 2ms. The shutdown operation is disabled during the POWERON / OFF sequence. <sup>(2)</sup> The shutdown operation is disabled during the POWERON/OFF sequence and the REPOWERON sequence. #### **Shutdown Sequence** This IC is forcibly powered off when the shutdown factor is detected. All LDO/DCDCs are turned off at once. Until the shutdown condition is recovered, this IC does not accept the power-on factors. For the reset condition of register, refer to the register map. #### Shutdown Sequence (VINDET, UVLO) #### Shutdown Sequence (Abnormal Temperature) #### Shutdown Sequence (IODET) #### Shutdown Sequence (DCDC\* current limit detection) #### DC1LIMSDEN = 1 (Enable) #### DC1LIMSDEN = 0 ( Disable ) #### Notes: - Always-on for VREF/REGD works after UVLO released. LDORTC2 power-on timing is selectable between "Always-on" setting and the LDOEN2 register setting by OTP. LDORTC1 power-on timing is selectable between Always-on setting and the power-on sequence by OTP. - 2. IODET is invalid when VDDIO is not selected as the power supply of both GPIO0 and GPIO1. #### Power-on/off History This IC has the register which monitors the power-on/off factor. After this IC powers on, CPU can recognize the power-on factor and power-off factor by reading PONHIS register and POFFHIS register. The power-on factors as below are stored when the power-on sequence starts. PWRON / ON EXTIN (1) / HRESET (1) The power-off /repower-on factors stored when the power-off sequence starts. Long power on key press / Watchdog / SWPWROFF / N\_OE (1) / PSHOLD (1) / HRESET (1) The shutdown factors as below are stored immediately before the power-off. TSHUT / VINDET / IODET / DCDC current limit The repower-on factors as below are stored when the power-off sequence is finished Repower-on #### **Watchdog Timer Function** This IC integrates a watchdog timer in order to power off the system when the CPU becomes hung-up. If the CPU does not access the WATCHDOG register until the watchdog timer expired, this IC output interrupt. And then if the CPU does not clear the interrupt within 1sec, this IC is transition to POWEROFF SEQUENCE. A watchdog timer expiring time is programmable from 1 to 128 seconds with a default value of 128 seconds by dedicated register. #### **Power Control Block Interrupt Request** Power control block provides the interrupt requests to INTC block by the following pin input change or the transition state detection: - PWRON pin input - Outputs the interrupt when PWRON pin input signal changes (See next section). Selectable both-edge/level interrupt type (Default level). - Outputs 2nd interrupt after PWRON pin input signal changes (See next section). The interrupt is falling-edge type. If it is not cleared, this IC powers off. - Abnormal temperature detection - Outputs the interrupt when overheat detection circuit detects the abnormal temperature. Selectable both-edge/level interrupt type (Default level). - Watchdog timer overflow - Outputs the interrupt when the watchdog timer expires. - PREVINDET (Pre detection) - Outputs the interrupt when PREVINDET detects the pre detection voltage. Selectable both-edge/level interrupt type (Default level). <sup>(1)</sup> GPIO's optional function. Refer to the chapter "GPIO" for details. The initial state of all the interrupt request signals from power control block is disabled. It is necessary to set the interrupt enable bit of each interrupt factor if the interrupt request output to INTC block is permitted. Even if the interrupt output is disabled, CPU can read each interrupt factor by PWRIRQ register. For the details of interrupt, refer to the interrupt controller (INTC). #### **PWRON Long Press Operation** This IC can output two interrupts by changing the PWRON pin input signal during POWERON state. If CPU does not clear the 2nd interrupt, this IC changes to the POWEROFF state. For other detailed operations, refer to the appendix. #### **Power-on Signal Output by GPIO0-3** This IC can output the power-on signal from GPIO[0-3] pins. This function is selected by OTP. The signals output by GPIO[0-3] are asserted sequentially according to a pre-programmed order by OTP. For example, these signals are used for operating external regulators. On SLEEP Entry/Exit sequence, these signals are programmable by the register. ## **Voltage Detector** The specification surrounded by $\square$ are guaranteed by design engineering at $-40^{\circ}$ C $\leq$ Ta $\leq$ 105 $^{\circ}$ C. UVLO $(Ta = 25^{\circ}C)$ | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Unit | |----------------------|------------------------|-----------------------|------|------|------|------| | V <sub>RELEASE</sub> | UVLO threshold voltage | VINL1 voltage rising | | 2.30 | | V | | V <sub>DETECT</sub> | UVLO threshold voltage | VINL1 voltage falling | -10% | 2.20 | +10% | V | | V <sub>HYS</sub> | UVLO hysteresis | | | 100 | | mV | <sup>•</sup> VINL1 < VDETECT : Transition to NOSUPPLY state. VINDET $(Ta = 25^{\circ}C)$ | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Unit | |----------------------|--------------------------|-----------------------|------|------|------|------| | V <sub>RELEASE</sub> | VINDET threshold voltage | VINL1 voltage rising | | 2.90 | | V | | V <sub>DETECT</sub> | VINDET threshold voltage | VINL1 voltage falling | -3% | 2.70 | +3% | V | | V <sub>HYS</sub> | VINDET hysteresis | | | 200 | | mV | - VINL1 < V<sub>DETECT</sub> : Transition to STANDBY state or NOSUPPLY state. - · VDETECT is selected by OTP and register. PREVINDET (Ta = 25°C) | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Unit | |---------------------|-----------------------------|-----------------------|------|------|------|------| | VRELEASE | PREVINDET threshold voltage | VINL1 voltage rising | | 2.85 | | V | | V <sub>DETECT</sub> | PREVINDET threshold voltage | VINL1 voltage falling | -3% | 2.80 | +3% | V | | V <sub>HYS</sub> | PREVINDET hysteresis | | | 50 | | mV | - VINL1 < V<sub>DETECT</sub> : Generate interrupt to INTB. - V<sub>DETECT</sub> is selected by OTP and register. IODET $(Ta = 25^{\circ}C)$ | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Unit | |----------------------|-------------------------|-----------------------|------|------|------|------| | V <sub>RELEASE</sub> | IODET threshold voltage | VDDIO voltage rising | | 1.65 | | V | | VDETECT | IODET threshold voltage | VDDIO voltage falling | -3% | 1.60 | +3% | V | | V <sub>HYS</sub> | IODET hysteresis | | | 50 | | mV | <sup>•</sup> V<sub>DETECT</sub> is selected by OTP and register. VSBDET $(Ta = 25^{\circ}C)$ | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Unit | |---------------------|--------------------------|---------------------|------|------|------|------| | VRELEASE | VSBDET threshold voltage | VSB voltage rising | | 2.8 | | V | | V <sub>DETECT</sub> | VSBDET threshold voltage | VSB voltage falling | 2.13 | 2.3 | 2.47 | V | | V <sub>HYS</sub> | VSBDET hysteresis | | | 500 | | mV | After VSB output (LDORTC1) rises, DETVSB signal turns to "High" after 400ms from the detection voltage is detected. DETVSB is Nch open-drain output pin. #### **Overheat Detection Block** Overheat Detection (Ta = 25°C) | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Unit | |---------------------------|-----------------------|------------|-------------------------|------|------|------| | | | | | 135 | | °C | | T. Detection town eveture | | | 125 | ۰. | | | | Третест | Detection temperature | - | - | 115 | - | ٦ | | | | | | 105 | | | | T <sub>RECOVER</sub> | Recover temperature | - | T <sub>DETECT</sub> -20 | | | °C | - Chip Temperature > TDETECT : Generate interrupt to INTB. - TDETECT temperature is selected by OTP and register. Thermal Shutdown (Ta = 25°C) | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Unit | |----------------------|-----------------------|------------|------|------|------|------| | Третест | Detection temperature | - | - | 140 | - | °C | | T <sub>RECOVER</sub> | Recover temperature | - | 110 | | | °C | • Chip Temperature > $T_{\text{DETECT}}$ : Transition to POWEROFF state. #### **REGULATORS** ## **Regulator Tables** | Symbol | DCDC1 | DCDC2 | DCDC3 | DCDC4 | |-----------------------------|------------------|------------------|------------------|------------------| | Initial output voltage [V] | 0.6 to 3.5 | 0.6 to 3.5 | 0.6 to 3.5 | 0.6 to 3.5 | | Maximum Output Current [mA] | 3000 | 3000 | 2000 | 2000 | | External Inductor [µH] | 1.0 | 1.0 | 1.0 | 1.0 | | External Capacitor [µF] | 22 | 22 | 22 | 22 | | Output control | I <sup>2</sup> C | I <sup>2</sup> C | I <sup>2</sup> C | I <sup>2</sup> C | ## Regulator Table (DC/DC) | Symbol | LDO1 | LDO2 | LDO3 | LDO4 | |-----------------------------|------------------|------------------|------------------|------------------| | Initial output voltage [V] | 0.9 to 3.5 | 0.9 to 3.5 | 0.6 to 3.5 | 0.9 to 3.5 | | Maximum Output Current [mA] | 300 | 300 | 300 | 200 | | Transient Response [mV] (1) | 10 | 10 | 40 | 40 | | Ripple Rejection [dB] (2) | 70 | 70 | 60 | 60 | | Output Noise [µVrms] (3) | 25 | 25 | 60 | 50 | | External Capacitor [µF] | 1 | 1 | 1 | 1 | | Output control | I <sup>2</sup> C | I <sup>2</sup> C | I <sup>2</sup> C | I <sup>2</sup> C | | Symbol | LDO5 | LDORTC1 | LDORTC2 | | |-----------------------------|------------------|------------------------------|------------------------------|--| | Initial output voltage [V] | 0.9 to 3.5 | 1.2 to 3.5 | 0.9 to 3.5 | | | Maximum Output Current [mA] | 200 | 30 | 10 | | | Transient Response [mV] (1) | 40 | - | - | | | Ripple Rejection [dB] (2) | 60 | - | - | | | Output Noise [µVrms] (3) | 50 | - | - | | | External Capacitor [µF] | 1 | 1 | 1 | | | Output control | I <sup>2</sup> C | Always-on / I <sup>2</sup> C | Always-on / I <sup>2</sup> C | | Regulator Table (LDO) <sup>&</sup>lt;sup>(1)</sup> Conditions: $I_{OUT} = 100\mu A \leftrightarrow I_{OUTMAX} / 2$ $<sup>^{(2)}</sup>$ Conditions: f = 217Hz to 1kHz, $I_{OUT} = I_{OUTMAX} \, / \, 2, \, V_{DIFF} \geq 0.6 V$ $<sup>^{(3)}</sup>$ Conditions: $I_{OUT} = I_{OUTMAX} / 2$ , BW = 10Hz to 100kHz, $V_{OUT} = 1.2V$ #### **DCDC Electrical Characteristics** $C_{IN}$ = 10 $\mu$ F / $C_{OUT}$ = 22 $\mu$ F / L = 1 $\mu$ H, unless otherwise specified. The specification surrounded by $\square$ are guaranteed by design engineering at $-40^{\circ}$ C $\leq$ Ta $\leq$ 105 $^{\circ}$ C. **DCDC1-2 Electrical Characteristics** $(Ta = 25^{\circ}C)$ | Symbol | Parameter | Conditions | | Min. | Тур. | Max. | Unit | |----------------------|---------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|-------------------------|------|--------------------|------|------| | Vin | Input voltage range | - | | 2.7 | 3.6 | 5.5 | V | | ., | Output voltage range | - | | 0.6 | 1.2 | 3.5 | V | | Vouт | Voltage setting step width | - | | | 12.5 | | mV | | V <sub>ACCU</sub> | Output voltage accuracy | 1mA ≤ lout ≤ lomax | V <sub>OUT</sub> ≤ 1.0V | -20 | 0 | 20 | mV | | | output romage accuracy | Auto/PSM/PWM Mode | 1.0V ≤ V <sub>OUT</sub> | -2 | 0 | 2 | % | | $V_{RIP}$ | Output ripple voltage | PWM Mode | | -10 | | 10 | mV | | Fosc | Switching frequency | PWM Mode | | -10% | 1.8 <sup>(1)</sup> | +10% | MHz | | | | Auto/PWM Mo<br>Vout ≤ 3.5V, VIN = V | | 1000 | | | mA | | I <sub>OUT_MAX</sub> | Maximum output current <sup>(2)</sup> | Auto/PWM Movey $V_{OUT} \le 2.4V, V_{IN} = V_{OUT}$ | | 2000 | | | mA | | | • | Auto/PWM Movey $V_{OUT} \le 1.5V$ , $V_{IN} = V_{OUT}$ | | 3000 | | | mA | | | | PSM Mode | ) | 10 | | | mA | | I <sub>LIM1</sub> | Limit current | DCnLIM bit (n:1, 2) | ) = 3.2A | 3200 | 4000 | | mA | | V <sub>PEAK</sub> | Output transition response | $10 \rightarrow 400 \text{mA} @ \Delta T = 1.0 \mu \text{s},$<br>$V_{\text{IN}} = 3.6 \text{V}, V_{\text{OUT}} = 1.2 \text{V}$ | | | | 5 | % | | 1 | , | Auto Mode | I <sub>OUT</sub> = 0mA | | 45 | 70 | μA | | I <sub>SS</sub> | Consumption current | PSM Mode | $I_{OUT} = 0mA$ | | 25 | 50 | μA | -PWMFIX -AUTO DCDC1-2: 2.4A or less. If load exceeding allowable average load current is applied, IC life may be shortened. <sup>(1)</sup> Each switching frequency can be selected by OTP. Please contact us for more details. $<sup>^{\</sup>left( 2\right) }$ Each average load current must be suppressed as below. #### **DCDC3-4 Electrical Characteristics** $(Ta = 25^{\circ}C)$ | Symbol | Parameter | Conditions | <b>i</b> | Min. | Тур. | Max. | Unit | |-------------------|----------------------------|----------------------------------------------|-------------------------|--------|--------------------|------|------| | V <sub>IN</sub> | Input voltage range | - | | 2.7 | 3.6 | 5.5 | V | | | Output voltage range | - | | 0.6 | 1.2 | 3.5 | V | | Vouт | Voltage setting step width | - | | | 12.5 | | mV | | V | Output voltage coourage | 1mA ≤ I <sub>OUT</sub> ≤ Iomax | V <sub>OUT</sub> ≤ 1.0V | -20 | 0 | 20 | mV | | Vaccu | Output voltage accuracy | Auto/PSM/PWM Mode | 1.0V ≤ V <sub>OUT</sub> | -2 | 0 | 2 | % | | $V_{RIP}$ | Output ripple voltage | PWM Mode | • | -10 | | 10 | mV | | Fosc | Switching frequency | PWM Mode | ) | -10% | 1.8 <sup>(1)</sup> | +10% | MHz | | | | Auto/PWM Mo | ode | 500 | | | mA | | | | V <sub>OUT</sub> ≤ 3.5V, V <sub>IN</sub> = V | оит+1.0V | 500 | | | IIIA | | | | Auto/PWM Mo | ode | 1000 | | | mA | | IOUT_MAX | Maximum output current(2) | V <sub>OUT</sub> ≤ 3.1V, V <sub>IN</sub> = V | оит+1.1V | [1000] | | | IIIA | | | | Auto/PWM Mo | ode | 2000 | | | mA | | | | V <sub>OUT</sub> ≤ 1.5V, V <sub>IN</sub> = V | оит <b>+1.6V</b> | 2000 | | | IIIA | | | | PSM Mode | Э | 10 | | | mA | | I <sub>LIM1</sub> | Limit current | DCnLIM bit (n:3, 4 | ) = 2.3A | 2300 | 3000 | | mA | | V | Output transition reapones | 10→400mA@ΔT = | = 1.0µs, | | | | % | | VPEAK | Output transition response | $V_{IN} = 3.6V$ , $V_{OUT}$ | = 1.2V | | | 5 | 70 | | laa . | Concumption ourrest | Auto Mode | $I_{OUT} = 0mA$ | | 45 | 70 | μΑ | | Iss | Consumption current | PSM Mode | I <sub>OUT</sub> = 0mA | | 25 | 50 | μA | $V_{IN} = 3.6 \text{V}$ , $V_{OUT} = 1.2 \text{V}$ , f = 1.8 MHz, $L = 1.0 \mu \text{H}$ $V_{IN} = 5.0 \text{V}$ , $V_{OUT} = 3.3 \text{V}$ , f = 1.8 MHz, $L = 1.0 \mu \text{H}$ -PWMFIX -AUTO DCDC3-4: 1.75A or less. If load exceeding allowable average load current is applied, IC life may be shortened. <sup>(1)</sup> Each switching frequency can be selected by OTP. Please contact us for more details. $<sup>\</sup>ensuremath{^{(2)}}$ Each average load current must be suppressed as below. #### **RAMP Control Operation** This function starts by setting DCnDAC register and the ramp rate is controllable by DCnSR bit. (n: 1 to 4) Ramp up/down Control Timing Chart #### **LDO Electrical Characteristics** $V_{IN} = 3.6 \text{ V}$ , $C_{OUT} = 1.0 \mu F$ , unless otherwise specified. The specification surrounded by $\square$ are guaranteed by design engineering at $-40^{\circ}$ C $\leq$ Ta $\leq$ 105 $^{\circ}$ C. #### **LDO1-2 Electrical Characteristics** $(Ta = 25^{\circ}C)$ | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Unit | |-------------------|----------------------------|-------------------------------------------------------|------|------|------|------| | V <sub>IN</sub> | Input voltage range | - | 2.7 | 3.6 | 5.5 | V | | \/ | Output voltage range | | 0.9 | | 3.5 | V | | Vouт | Voltage setting step width | | | 50 | | mV | | V <sub>ACCU</sub> | Output voltage accuracy | Vout = all output range, lout = 1mA | -2.0 | | 2.0 | % | | IOUTMAX | Output current | - | | | 300 | mA | | ILIM | Limit current | | 350 | 500 | | mΑ | | V <sub>DIFF</sub> | Dropout voltage | Vout setting = Vin, lout = loutmax | | | 0.2 | V | | VLINE | Line regulation | 2.7V ≤ V <sub>IN</sub> ≤ 5.5V, I <sub>OUT</sub> = 1mA | | | 0.2 | %/V | | V <sub>LOAD</sub> | Load regulation | 1mA ≤ lout ≤ loutmax | | | 35 | mV | | Iss | Supply current | I <sub>OUT</sub> = 0mA | | 100 | 150 | μΑ | | loff | Standby current | I <sub>OUT</sub> = 0mA | | | 1 | μΑ | | $T_R$ | Rising time | Vоит <b>×</b> 0.9, lоит = 0mA | | | 500 | μs | | $T_F$ | Falling time | Vоит <b>×</b> 0.1, lоит = 0mA | | | 500 | μs | #### **LDO3 Electrical Characteristics** $(Ta = 25^{\circ}C)$ | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Unit | |---------------------|----------------------------|------------------------------------------------|------|------|------|------| | $V_{\text{IN}}$ | Input voltage range | - | 1.7 | 3.6 | 5.5 | V | | V/ | Output voltage range | | 0.6 | | 3.5 | V | | Vouт | Voltage setting step width | | | 50 | | mV | | V <sub>ACCU</sub> | Output voltage accuracy | Vout = all output range, lout = 1mA | -2.0 | | 2.0 | % | | I <sub>OUTMAX</sub> | Output current | - | | | 300 | mA | | ILIM | Limit current | | 350 | 500 | | mΑ | | V <sub>DIFF</sub> | Dropout voltage | Vout setting = VIN, IOUT = IOUTMAX | | | 0.3 | V | | $V_{LINE}$ | Line regulation | $1.7V \le V_{IN} \le 5.5V$ , $I_{OUT} = 1mA$ | | | 0.2 | %/V | | $V_{LOAD}$ | Load regulation | 1mA ≤ lout ≤ loutmax | | | 35 | mV | | Iss | Supply current | I <sub>OUT</sub> = 0mA | | 20 | 40 | μΑ | | I <sub>OFF</sub> | Standby current | I <sub>OUT</sub> = 0mA | | | 1 | μΑ | | $T_R$ | Rising time | Vоит <b>×</b> 0.9, lоит = 0mA | | | 500 | μs | | T <sub>F</sub> | Falling time | $V_{OUT} \times 0.1$ , $I_{OUT} = 0 \text{mA}$ | | | 500 | μs | #### **LDO4-5 Electrical Characteristics** (Ta = 25°C) | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Unit | |---------------------|----------------------------|----------------------------------------------|------|------|------|------| | VIN | Input voltage range | - | 1.7 | 3.6 | 5.5 | V | | \/ | Output voltage range | | 0.9 | | 3.5 | V | | Vouт | Voltage setting step width | | | 50 | | mV | | Vaccu | Output voltage accuracy | Vout = all output range, lout = 1mA | -2.0 | | 2.0 | % | | I <sub>OUTMAX</sub> | Output current | - | | | 200 | mΑ | | I <sub>LIM</sub> | Limit current | | 250 | 350 | | mΑ | | $V_{DIFF}$ | Dropout voltage | Vout setting = VIN, IOUT = IOUTMAX | | | 0.4 | V | | V <sub>LINE</sub> | Line regulation | $1.7V \le V_{IN} \le 5.5V$ , $I_{OUT} = 1mA$ | | | 0.2 | %/V | | V <sub>LOAD</sub> | Load regulation | 1mA ≤ lout ≤ loutmax | | | 40 | mV | | Iss | Supply current | I <sub>OUT</sub> = 0mA | | 20 | 40 | μΑ | | loff | Standby current | I <sub>OUT</sub> = 0mA | | | 1 | μΑ | | $T_R$ | Rising time | $V_{OUT} \times 0.9$ , $I_{OUT} = 0mA$ | | | 500 | μs | | T <sub>F</sub> | Falling time | $V_{OUT} \times 0.1$ , $I_{OUT} = 0mA$ | | | 500 | μs | #### **LDORTC1 Electrical Characteristics** $(Ta = 25^{\circ}C)$ | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Unit | |----------------------|----------------------------|-------------------------------------|------|------|------|------| | V <sub>IN</sub> | Input voltage range | - | 2.2 | 3.6 | 5.5 | V | | V | Output voltage range | | 1.2 | | 3.5 | V | | Vouт | Voltage setting step width | | | 50 | | mV | | V <sub>ACCU</sub> | Output voltage accuracy | Vout = all output range, lout = 1mA | -2.0 | | 2.0 | % | | I <sub>OUTMAX1</sub> | Output ourset | | | | 30 | mΑ | | IOUTMAX2 | Output current | $4.5V \le V_{IN} \le 5.5V$ | | | 100 | mΑ | | V <sub>DIFF</sub> | Dropout voltage | Vout setting = Vin, lout = loutmax1 | | | 8.0 | V | | I <sub>LIM</sub> | Limit current | | 110 | 170 | | mΑ | | Iss | Supply current | I <sub>OUT</sub> = 0mA | | 2 | 4 | μΑ | | loff | Standby current | I <sub>OUT</sub> = 0mA | | | 1 | μA | #### **LDORTC2 Electrical Characteristics** $(Ta = 25^{\circ}C)$ | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Unit | |-------------------|----------------------------|-------------------------------------------------------------|------|------|------|------| | V <sub>IN</sub> | Input voltage range | - | 2.2 | 3.6 | 5.5 | V | | \/ | Output voltage range | | 0.9 | | 3.5 | V | | Vouт | Voltage setting step width | | | 50 | | mV | | V <sub>ACCU</sub> | Output voltage accuracy | V <sub>OUT</sub> = all output range, I <sub>OUT</sub> = 1mA | -2.0 | | 2.0 | % | | IOUTMAX | Output current | - | | | 10 | mΑ | | I <sub>LIM</sub> | Limit current | | 20 | 120 | | mA | | $V_{DIFF}$ | Dropout voltage | Vout setting = VIN, IOUT = IOUTMAX | | | 0.2 | V | | Iss | Supply current | I <sub>OUT</sub> = 0mA | | 1 | 2 | μΑ | | loff | Standby current | I <sub>OUT</sub> = 0mA | | | 1 | μΑ | #### **MODE** This IC has two Modes selected by OTP. | MODE | | Pin | | | | | | | | |--------|---------------|---------------|---------------|------------------------------|-----------------------------|-----------------------------|--|--|--| | MODE | GPIO0 | GPIO1 | GPIO2 | GPIO3 | SLEEP | PWRON | | | | | Normal | selectable | | | | SLEEP | PWRON | | | | | Parts | DCDC1<br>EXON | DCDC2<br>EXON | DCDC3<br>EXON | DCDC4EXON<br>and<br>LDO3EXON | LDO1EXON<br>and<br>LDO4EXON | LDO2EXON<br>and<br>LDO5EXON | | | | **Modes and Function of Pins** #### **Normal Mode** The function of GPIO[0-3] (1) pins can be respectively selected by OTP. The function of SLEEP and PWRON pins are respectively decided SLEEP and PWRON. (1) <sup>(1)</sup> For details of the function of GPIO[0-3] pins, refer to the chapter "GPIO". #### **Parts Mode** ON/OFF of DCDC[1-4] and LDO[1-5] can be controlled by pin. GPIO0 pin can control ON/OFF of DCDC1. GPIO1 pin can control ON/OFF of DCDC2. GPIO2 pin can control ON/OFF of DCDC3. GPIO3 pin can control ON/OFF of DCDC4 and LDO3. SLEEP pin can control ON/OFF of LDO1 and LDO4. PWRON pin can control ON/OFF of LDO2 and LDO5. State Machine Diagram in Parts Mode Note: Each resource turns off by writing the enable bit (LDOnEN / DCnEN bit) to "0". LDOnEN (n:1 to 5): bit[4:0] in Add.44h DCnEN (n:1 to 4): bit[0] in Add. 2Ch / 2Eh / 30h / 32h ## **GPIO** This IC supports four channels of general-purpose input/output. GPIO[0-3] pins have the function selected by OTP as shown below. | Nama | Function | | Output | Power <sup>(3)</sup> | | GPIO | | | |------------------------|----------------------------------------------------------|--------|--------|---------------------------------------|-----|----------|-----|-----------| | Name | | | (1,2) | Power | 0 | 1 | 2 | 3 | | N_OE | External power off | N | - | Vsys | | | | | | GPIO0 | General purpose I/O | C or N | C or N | $V_{\text{SYS}}$ or $V_{\text{DDIO}}$ | 1 | - | - | - | | GPIO1 | General purpose I/O | C or N | C or N | V <sub>SYS</sub> or V <sub>DDIO</sub> | - | √ | - | <u>-</u> | | GPIO2 | General purpose I/O | C or N | C or N | Vsys | - | - | | _ | | GPIO3 | General purpose I/O | C or N | C or N | $V_{SYS}$ | - | - | - | | | ONOB | PWRON pin monitor | - | Ν | $V_{SYS}$ | | | | | | PSO0 | Power-on signal output function | - | C or N | V <sub>SYS</sub> or V <sub>DDIO</sub> | √ | - | - | - | | PSO1 | Power-on signal output function | - | C or N | V <sub>SYS</sub> or V <sub>DDIO</sub> | • | <b>V</b> | - | - | | PSO2 | Power-on signal output function | 1 | C or N | Vsys | - | - | | Ξ | | PSO3 | Power-on signal output function | - | C or N | $V_{SYS}$ | - | - | - | | | LDORTC2 | LDORTC2 output | - | Α | - | - | - | | - | | LED | LED function | - | N | Vsys | | | - | _ | | PSHOLD | PSHOLD (power-on hold) function | Ν | - | V <sub>SYS</sub> | | | | $\sqrt{}$ | | ON_EXTIN | External input for on factor | N | - | V <sub>SYS</sub> | | | | | | LDOnEXON/<br>DCDCnEXON | External LDOn (n:1 to 5) / DCDCn (n:1 to 4) on/off input | N | 1 | Vsys | (4) | (4) | (4) | (4) | | C32KOUT | 32 kHz clock output function | - | C or N | V <sub>SYS</sub> or V <sub>DDIO</sub> | 1 | <b>V</b> | | <b>√</b> | | HRESET | Hard RESET input | N | - | Vsys | | | | | $<sup>\</sup>ensuremath{^{(1)}}$ Explanation of column of "Input" and "Output": A: Analog Output. C: CMOS Input/Output. N: NMOS Input (V<sub>SYS</sub> only) / Nch Open-drain Output. $<sup>\</sup>ensuremath{^{(2)}}$ CMOS or Nch is selectable by OTP. $<sup>^{(3)}</sup>$ V<sub>SYS</sub> or V<sub>DDIO</sub> is selectable by OTP. <sup>(4)</sup> Refer to the chapter of Mode. #### N\_OE function (Supported by GPIO[0-3] pins) Power-off factor. Programmable polarity of input signal by OTP. #### GPIO function (Supported by GPIO[0-3] pins) Can be controlled the direction by IOSEL register (output or input). Output mode: Each output circuit is programmed CMOS or Nch open-drain by OTP. Input mode: Programmable polarity of input signal by OTP. Programmable interrupt detection, edge or level by GPEDGE1 / 2 register. (For the details of interrupt, refer to the interrupt controller and GPIO). #### ONOB function (Supported by GPIO[0-3] pins) Output Low when PWRON pin is pressed. #### PSO function (Supported by GPIO[0-3] pins) Power-on signal output function. Programmable output timing in the POWERON/POWEROFF sequence by OTP. Programmable output timing in SLEEP\_ENTRY/EXIT sequence by the register. #### LDORTC2 output function (Supported by GPIO2 pin) Output LDORTC2. #### LED function (Supported by GPIO[0-1] pins) Programmable Power On/Off mode or Register mode by register. Programmable type of flicker by register in Register mode. For details of type of flicker by register, refer to GPn\_LEDMODE register (n:0,1). | Mode | Power State | Type of Flicker | |-------------------|-------------|--------------------------------| | Power On/Off Mode | Power On | Always Turn-on | | Power On/On widde | Power Off | Always Turn-off | | Register Mode | Power On | Depend on GPn_LEDFUNC register | #### PSHOLD input function (Supported by GPIO[0-3] pins) Power-on hold and power-off factor. Hold power-on even if power-on factor de-asserts, when PSHOLD asserts less than 500ms since RESETO is released. Power-off when PSHOLD de-asserts in power-on. Programmable polarity of input signal by OTP. For details of power-on/power-off by PSHOLD, refer to Appendix. #### RN5T5610 NO. EY-579-200508 #### ON\_EXTIN input function (Supported by GPIO[0-3] pins) Power-on factor. Programmable polarity of input signal by OTP. #### LDOnEXON / DCDCnEXON input function (Supported by GPIO[0-3] pins) DCDC[1-4] / LDO[1-5] on/off control signals. Refer to the chapter of Mode. ### 32 kHz clock output function (Supported by GPIO[0-3] pins) Output 32 kHz clock. #### HRESET function (Supported by GPIO[0-3] pins) Reset (Power OFF - Repower ON) factor. Programmable polarity of input signal by OTP. #### I<sup>2</sup>C-BUS INTERFACE This IC uses I<sup>2</sup>C-Bus system for CPU connection through two wires. Connection and transfer system of I<sup>2</sup>C-Bus are described in the following sections. #### I<sup>2</sup>C-Bus Operation Within the procedure of I<sup>2</sup>C-Bus, unique situations arise which are defined as start and stop conditions. An "High" to "Low" transition on SDA line while SCL is "High" indicates a start condition. A "Low" to "High" transition on SDA line while SCL is "High" defines a stop condition. Start and stop conditions are always generated by master. (Refer to the figure below). It is considered that the bus becomes busy after the start condition and becomes free again a certain time after the stop condition. #### AC Characteristics of I<sup>2</sup>C-Bus $V_{\text{OUTD}}$ = 1.8 V, $C_{\text{B}}^{(1)}$ = 400 pF (Max.), unless otherwise specified. The specification surrounded by $\square$ are guaranteed by design engineering at $-40^{\circ}\text{C} \le \text{Ta} \le 105^{\circ}\text{C}$ . Fast Speed Mode $(Ta = 25^{\circ}C)$ | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Unit | |------------------|-------------------------------------------|------------|------|------|------|------| | f <sub>SCL</sub> | SCL clock frequency | - | | | 400 | kHz | | <b>t</b> BUF | Bus free time between precedent and start | - | 1.3 | | - | μs | | t <sub>Low</sub> | SCL clock time, "low" | - | 1.3 | | - | μs | | thigh | SCL clock time, "high" | - | 0.6 | | - | μs | | <b>t</b> su;sta | Start condition setup time | - | 0.6 | | - | μs | | <b>t</b> hd;sta | Start condition hold time | - | 0.6 | | - | μs | | <b>t</b> su;sто | Stop condition setup time | - | 0.6 | | - | μs | | thd;dat | Data hold time | - | 0 | | | μs | | tsu;dat | Data setup time | - | 100 | | - | ns | | $t_{R}$ | Rising time of SCL and SDA (Input) | - | | | 300 | ns | | t <sub>F</sub> | Falling time of SCL and SDA (Input) | - | | | 300 | ns | | <b>t</b> sp | Suppressing pulse width | - | 0 | | 50 | ns | $V_{\text{OUTD}}\!=1.8$ V, $C_{\text{B}}{}^{(1)}\!=100$ pF (Max.), unless otherwise specified. The specification surrounded by $\square$ are guaranteed by design engineering at $-40^{\circ}$ C $\leq$ Ta $\leq$ 105 $^{\circ}$ C. Hs Mode $(Ta = 25^{\circ}C)$ | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Unit | |-------------------------------------|--------------------------------|------------|------|------|------|------| | fscL | SCL clock frequency | - | | | 3.4 | MHz | | $t_{Low}$ | SCL clock time, "low" | - | 160 | | ı | ns | | thigh | SCL clock time, "high" | - | 60 | | - | ns | | tsu;sta | Start condition setup time | - | 160 | | - | ns | | t <sub>HD;STA</sub> | Start condition hold time | - | 160 | | ı | ns | | tsu;sto | Stop condition setup time | - | 160 | | ı | ns | | thd;dat | Data hold time | - | 0 | | 70 | ns | | t <sub>SU;DAT</sub> | Data setup time | - | 10 | | ı | ns | | trcl, tfcl | Rising and falling time of SCL | - | 10 | | 40 | ns | | t <sub>RDA</sub> , t <sub>FDA</sub> | Rising and falling time of SDA | - | 20 | | 80 | ns | | t <sub>SP</sub> | Suppressing pulse width | - | 0 | | 10 | ns | All the above-mentioned values are corresponding to $V_{IH}$ min and $V_{IL}$ max level. / 4 <sup>(1)</sup> C<sub>B</sub>: Capacitive load for each bus line # I<sup>2</sup>C-Bus Data Transmission and its Acknowledge After start condition, data is transmitted by 1byte (8 bits). The number of bytes that can be transmitted per transfer is unrestricted. Each byte must be followed by an acknowledge bit. Data transmission with acknowledge is obligatory. The acknowledge-related clock pulse is generated by the master. The transmitter releases SDA line during the acknowledge clock pulse. The receiver must pull down SDA line during the acknowledge clock pulse so that SDA line remains stable "Low" during the "High" period of the acknowledge clock pulse. If a master–receiver is involved in a transfer, it must signal the end of the data to the slave-transmitter by not generating acknowledge on the last byte that was clocked out of the slave. The slave-transmitter must release the data line to allow the master to generate a stop condition. #### I<sup>2</sup>C-Bus Slave Address After start condition, a slave address is sent. The address is 7-bit long followed by an 8<sup>th</sup> bit which is data direction bit (Read/Write). The slave address of this IC is programmable by OTP. | | A7 | A6 | A5 | A4 | А3 | A2 | A1 | |---------------|----|----|----|----|----|----|----| | Slave Address | 0 | 1 | 1 | 0 | 0 | 1 | 0 | Note: A[3:1] of the slave address are programmable by OTP. ### I<sup>2</sup>C-Bus Data Transmission Read Format (Fast Speed mode) In order to read the internal register data: - Specify an internal address pointer (8 bits). - Generate the repeated start condition to change the data transmission direction to read. With a start of read mode, automatic increment in address pointers will be made. Read-mode is repeated until stop condition is initiated. # I<sup>2</sup>C-Bus Data Transmission Write Format (Fast Speed mode) The transmission format for the slave address allocated to each IC is defined by I<sup>2</sup>C-Bus standard. However, transmission method of address information of each IC is not defined. This IC transmits command data. For the data transmission, please transmit MSB first from master and following data in sequence. # The format which supports the power I<sup>2</sup>C is shown below. I<sup>2</sup>C-Bus Data Transmission Write Format (Power I<sup>2</sup>C) # I<sup>2</sup>C-Bus Internal Register Write-in Timing (Fast Speed mode) # I<sup>2</sup>C-Bus Data Transmission Read Format (Hs mode) # I<sup>2</sup>C-Bus Data Transmission Write Format (Hs mode) Note: Should have the interval of 100 µs or more at writing and reading the same address. # **INTERRUPT CONTROLLER (INTC)** This IC has an interrupt controller. CPU can read all the permitted interrupt request flags coming from different functional blocks. When an interrupt occurs, CPU is informed by asserting INTB pin. CPU can identify block and factor which output interrupt by reading Monitor register of INTC and Local Block. Monitor register is read-only. OR gate signal of each permitted interrupt request flag will be output from INTB pin. CPU can figure out the current state of this IC by reading Monitor register at power-on. To enable interrupt output through INTB pin, it is necessary to write "1" in Enable register. # Edge Type # Level Type **Interrupt Controller Block Diagram** # **REGISTERS** # **Registers Map** RSTB: Transition to PWROFF state or Shutdown factor detection ERSTB: UVLO detection #### Notes: 1. Do not set "1" to - bits. Do not write "1" or "0" to undefined registers - 2. The default value of green hatch registers is set by the OTP memory (Subsequently referred to as "OTP"). - 3. The default value of yellow hatch registers depends on the initial value of the other register programmed in the OTP. | Block | Address | Symbol Name | R/W | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Default | Reset | |---------------|----------|--------------|-----|--------------|---------------|-------------------|------------------|---------------------|-------------------|----------------|---------------|---------------|----------------------------------------| | SYSTEM | 00 | LSIVER | R | D/ | D0 | D3 | | R[7:0] | DZ | DI | D0 | 01h | | | SISILIVI | 01 | OTPVER | R | | | | | ER[7:0] | | | | by OTP | | | | | | R/W | | | | OIFV | | 10/5 01 | | | | RSTB | | | 02 | IODAC | R/W | | | | | IOD | AC[5:0] | | | by OTP | | | | 03 | VINDAC | R/W | VINRRESET | | | VINHYS | | | VINDAC[2:0] | | by OTP | ERSTB(VINRRESET),<br>ERSTB/RSTB(Other) | | | 04 | | R/W | | | | | | | | | 00h | RSTB | | | 05 | OUT32KEN | R/W | | | | OUT32KEN3 | OUT32KEN2 | OUT32KEN1 | OUT32KEN0 | | by OTP | RSTB | | I2C | 06 | CPUCNT | R/W | | | | | | | INCB | POWERI2C | 00h | RSTB | | | 07 | PSWR | R/W | RRESET | | | | PSWR[6:0] | | | | 00h | ERSTB | | | 08 | | R | | | | | | | | | by OTP | | | | 09 | PONHIS | R | | - | | | ON_EXTIN<br>PON | | REPWR<br>PON | PWRON<br>PON | * | ERSTB | | | 0A | POFFHIS | R | N_OE<br>POFF | DCLIM<br>POFF | WDG<br>POFF | CPU<br>POFF | IODET<br>POFF | VINDET | TSHUT<br>POFF | PWRON<br>POFF | 00h | ERSTB | | | 0B | WATCHDOG | R/W | | | | | WDOG<br>SLPEN | WDOGEN | WDOG | TIM[1:0] | 03h | RSTB | | | 0C | WATCHDOGCNT | R | | | | WATCHD | OGCNT[7:0] | | L | | * | RSTB | | | 0D | PWRFUNC | R/W | | | SLP_TO_<br>OFFSEQ | | | | OFFSEQ_<br>SEL | | 00h | RSTB | | | 0E | SLPCNT | w | | | SLPEXIT | SLPENT | | | | SWPWROFF | 00h | RSTB | | | 0F | REPCNT | R/W | | | | SETO[1:0] | | REPWR | | REPWRON | 00h | RSTB | | | | | | DIS_OFF_ | | | | OFF_JUDGE_ | | | | | | | | 10 | PWRONTIMSET | R/W | PWRON_TIM | OFF_F | PRESS_PWROI | N[2:0] | PWRON | _ | RESS_PWRON | [2:0] | by OTP | RSTB | | | 11 | NOETIMSETCHT | R/W | | | | | DIS_OFF_<br>NOE_TIM | OFF_JUDGE_<br>NOE | | S_NOE[1:0] | 05h | RSTB | | | 12 | PWRIREN | R/W | | EN_<br>WDOG | EN_<br>NOE_OFF | EN_<br>PWRON_OFF | EN_<br>OVTEMP | EN_<br>PRVINDT | EN_<br>EXTIN | EN_<br>PWRON | 00h | RSTB | | | 13 | PWRIRQ | R/W | | IR_<br>WDOG | IR_<br>NOE_OFF | IR_<br>PWRON_OFF | IR_<br>OVTEMP | IR_<br>PRVINDT | IR_<br>EXTIN | IR_<br>PWRON | * | RSTB | | | 14 | PWRMON | R | | | | | MON_<br>OVTEMP | MON_<br>PRVINDT | MON_<br>EXTIN | MON_<br>PWRON | * | RSTB | | Power Control | 15 | PWRIRSEL | R/W | | - | | | SEL_<br>OVTEMP | SEL_<br>PRVINDT | SEL_<br>EXTIN | SEL_<br>PWRON | 0Fh | RSTB | | | 16 | DC1_SLOT | R/W | | DC10NS | LOT[3:0] | • | | DC1SLPS | LOT[3:0] | • | by OTP | RSTB | | | 17 | DC2_SLOT | R/W | | DC2ONS | LOT[3:0] | | | DC2SLPS | LOT[3:0] | | by OTP | RSTB | | | 18 | DC3_SLOT | R/W | | DC3ONS | LOT[3:0] | | | DC3SLPS | LOT[3:0] | | by OTP | RSTB | | | 19 | DC4_SLOT | R/W | | DC4ONS | LOT[3:0] | | | DC4SLPS | LOT[3:0] | | by OTP | RSTB | | | 1A | | | | | | | | | | | 00h | | | | 1B | LDO1_SLOT | R/W | | LD010NS | | | | LDO1SLP: | | | by OTP | RSTB | | | 1C | LDO2_SLOT | R/W | | LD020NS | | | | LDO2SLP: | | | by OTP | RSTB | | | 1D | LDO3_SLOT | R/W | | LD030NS | | | | LD03SLP | | | by OTP | RSTB | | | 1E | LDO4_SLOT | R/W | | LDO40NS | | | | LDO4SLP: | | | by OTP | RSTB | | | 1F | LDO5_SLOT | R/W | | LD050NS | SLOT[3:0] | | | LD05SLP3 | SLOT[3:0] | | by OTP | RSTB | | | 20 | | | | | | | | | | | 00h | | | | 21 | | | | | | | | | | | 00h | | | | 22 | | | | | | | | | | | 00h | | | | 23 | | | | | | | | | | | 00h | | | | 24 | | | | | | | | | | | 00h | | | | 25 | PSO0_SLOT | R/W | | PSO0ONS | | | | PSO0SLPS | | | by OTP | RSTB | | | 26 | PSO1_SLOT | R/W | | PSO10NS | | | | PSO1SLPS | | | by OTP | RSTB | | | 27 | PSO2_SLOT | R/W | | PSO2ONS | | | | PSO2SLPS | | | by OTP | RSTB | | | 28 | PSO3_SLOT | R/W | | PSO3ONS | SLU1[3:0] | | | PSO3SLP: | SLU1[3:0] | | by OTP | RSTB | | | 29<br>2A | LDORTC1_SLOT | R/W | | LDORTC10 | NEL OTIS:01 | | | LDORTC1SL | DSI OTIS:01 | | 00h<br>by OTP | RSTB | | | 2A<br>2B | LDORICI_SLOT | R/W | | LDORIC10 | N3EU [3.0] | | | LDOR ICISE | F 3LU [[3.0] | | 00h | KS1B | | | ZB | | K/W | | | | | | | | | uun | | # RN5T5610 NO. EY-579-200508 | DOCK DOC | <u>.</u> | | | | | | | | | | | | 5.4.1 | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|----------------------|-------------|-------|--------|-------------|------------|----------|--------------|------------|--------|------------|-----------------------------|--------------------| | A | Block | Address | Symbol Name | R/W | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Default | Reset<br>RSTB. | | 25 | DCDC | | | | DC1MOE | DE_SLP[1:0] | | | | | | | | ERSTB(only DC1DIS) | | 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 | | | DC1CTL2 | | | | | | | DC1LII | | DC1LIMSDEN | by other bit or OTP | | | ## DOCATION Not DOCATION DOCATION DOCATION DOCATION PARTITION PA | | 2E | DC2CTL | R/W | DC2MOE | DE_SLP[1:0] | DC2M0 | DDE[1:0] | | | | DC2EN | by other bit or OTP | ERSTB(only DC2DIS) | | Second | | 2F | DC2CTL2 | R/W | res | served | DC28 | SR[1:0] | | DC2LII | V[1:0] | DC2LIMSDEN | by other bit or OTP | RSTB | | 31 | | 30 | DC3CTL | R/W | DC3MOE | DE_SLP[1:0] | DC3M0 | DDE[1:0] | | | DC3DIS | DC3EN | by other bit or OTP | | | Second S | | 31 | DC3CTL2 | R/W | res | served | DC38 | SR[1:0] | | DC3LII | V[1:0] | DC3LIMSDEN | by other bit or OTP | | | 20 DC-CRL 500 | | 32 | DC4CTL | R/W | DC4MOE | DE_SLP[1:0] | DC4M0 | DDE[1:0] | | | DC4DIS | DC4EN | by other bit or OTP | | | STATE STAT | | 33 | DC4CTL2 | R/W | res | served | DC48 | SR[1:0] | | DC4LII | V[1:0] | DC4LIMSDEN | by other bit or OTP | | | Second S | | | | | | | | | | | | | 00h | | | 100 | | | DC4D4C | | | | | DC4F | | | | | | | | 39 | | | | | | | | | | | | | | | | Section Sect | | 38 | DC3DAC | R/W | | | | DC3E | DAC[7:0] | | | | by OTP | RSTB | | Second Communication | | | DC4DAC | R/W | | | | DC4L | DAC[7:0] | | | | | | | 30 DCCAME_REP RNV | | | DC1DAC_SLP | R/W | | | | DC1DA0 | C_SLP[7:0] | | | | | | | SECOND COLOR SP SP SP SP SP SP SP S | | | | | | | | | | | | | | | | 10 DORRIO 8/N COLAM | | | | | | | | | | | | | | | | Color No | | | | | | | | | | | | | | | | 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 | | 40 | DCIREN | R/W | | | | | | | | | 00h | RSTB | | A | | 41 | DCIBO | DAM. | | | | | | | | | 006 | ретр | | LOOP | | 41 | DURQ | r\/VV | | | | | DC4LIM | | | | | NOID | | LDO | | | DCIRMON | R | | | | | | | | | | RSTB | | ## 1. DOENGE RW LODGE LEGION | | | | | | | | | | | | | | | | ## LDODS: BW LDODGS LDOJOS LDOJOS LDOJOS LDOJOS LP: RETRIBUTED | LDO | | | | | | L DORTC2EN | | | | | | | | | ## 1 | | 46 | | | | | | | | | | | 1Fh | ERSTB | | ## 40 | | | | | | | | | | | | | | | | ## 1. DOTONO | | | | | | | | | | | | | | | | ## C LOCADE RW LOCADE RY | | | | | | | | | | | | | | | | 40 | | | L DO1DAC | | | | | | LDO1DAC[6:0] | | | | | | | ## LDOCHACE RW | | | LDO2DAC | R/W | | | | | | | | | | | | SO | | | | | | | | | | | | | | | | STEEN | | | | | | | | | | | | | | | | SS | | | | | | | | | | | | | | K31B | | Second S | | | | | | | | | | | | | | | | SE | | | | | | | | | | | | | | | | STEEL CONTICUENCY STEEL STEEL CONTICUENCY CONTICUENC | | 55 | | | | | | | | | | | 00h | | | SS | | | | | | | | | | | | | | | | Second Content | | | | | | | | | | | | | | | | SECONDAC_SLP RAW | | | | | | | | | | | | | | | | SC | | | | | | | | | | | | | | | | STATEMOPTION STATEMOPTION STATEMOPTION STATEMOPTION STATEMOPTION SOUTH STATEMOPTION SOUTH STATEMOPTION SOUTH SOUTH SOUTH SOUTH STATEMOPTION SOUTH SOUT | | | | | | | | | | | | | | | | SFF | | | | | | | | | | | | | | | | GPIO 90 IOSEL R/W | | | | | | | | | | | | | | | | QPIO | | | | | | | | | | | | | | | | 92 GPEDGET R.W EDGEO3[1:0] EDGEO2[1:0] EDGEO1[1:0] EDGEO1[1:0] Ooh R.STB | GPIO | | IOSEL | R/W | | | | | IO03 | | | | | | | 93 | | | | | | | | 0.014-01 | | | | | | | | 94 | | | GPEDGE1 | R/VV | | | | | | | | | | | | 96 | | 94 | | | | | | | | | | | 00h | | | 97 MON_IOIN R | | | | | | | | | | | | | | | | SYSTEMOPTION BD PREVINDAC R/W SYSTEMOPTION BD PREVINDAC R/W SYSTEMOPTION BD PREVINDAC R/W SYSTEMOPTION BD RESTRIBLE R/ | | | | | | | | | MON_ | MON_ | MON_ | MON_ | | | | 99 | | | | | | | | | | | | | | | | SYSTEMOPTION BD PREVINDAC RW RW RW RW RSTB | | 99 | GI ELD_FONC | R/W | | | | | | | | | 00h | RSTB | | 9D INTEN R/W | | 9A | | R/W | | | | | | | | | 00h | RSTB | | 9D INTEN R/W | INTC | 9C | INTPOL | R/W | | - | | | | | | INTPOL | 00h | RSTB | | 9E INTMON R WDG GPIO IKEN IKEN IKEN ODC SYSTEM | | | | | | | | GPIO | | | | SYSTEM | | | | SYSTEMOPTION BO PREVINDAC RW | | | | | | <del></del> | | | | | | | | 1.016 | | SYSTEMOPTION B0 PREVINDAC R/W PREVINDACH PREVINDAC[1:0] by OTP ERSTB B1 | | | INTMON | | | | | | | | | | | | | B1 | | | | | | | | | | | | | | | | B2 | 5YSTEM OPTION | | PREVINDAC | R/W | | | | | | PREVINDACH | PREVIN | DAC[1:0] | | ERSTB | | B4 | | B2 | | | | | | | | | | | 00h | | | B5 | | | | | | | | | | | | | | | | B6 | | | | | | | | | | | | | | | | B8 | | B6 | | | | | | | | | | | 00h | | | B9 | | | | | | | | | | | | | | | | BA | | | | | | | | | | | | | | | | BC OVTEMP R/W OVTEMP[1:0] by OTP ERSTB BD O0h BE O0h | | B8<br>B9 | | | | | | | | | | | | | | BD | | B8<br>B9<br>BA | | | | | | | | | | | | | | BF | | B8<br>B9<br>BA<br>BB | <br> | | | | | | | | | | 00h | | | | | B8 B9 BA BB BC BD | <br> | R/W | | | | | | | OVTEI | | 00h<br>by OTP<br>00h | | | C0-FF O0h | | B8 B9 BA BB BC BD BE | <br> | R/W | | | | | | | OVTEI | | 00h<br>by OTP<br>00h<br>00h | | # **SYSTEM** # LSIVER: LSI Version Register [Address 00h] | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|---|---|---|-----|-----|---|---|---| | Symbol | | | | LSI | /ER | | | | | R/W | R | R | R | R | R | R | R | R | | Default | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | Bit [7: 0]: LSIVER This register indicates an LSI version. # OTPVER: OTP Version Register [Address 01h] | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | |---------|--------|--------|--------|--------|--------|--------|--------|--------|--|--|--|--| | Symbol | | OTPVER | | | | | | | | | | | | R/W | R | R | R | R | R | R | R | R | | | | | | Default | By OTP | | | | Bit [7:0]: OTPVER This register indicates a version of the OTP. # IODAC: IODET Detection Voltage Setting Register [Address 02h] | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | |---------|-----|-----|--------|------------|--------|--------|--------|--------|--|--|--| | Symbol | - | - | | IODAC[5:0] | | | | | | | | | R/W | | | | Default | 0 | 0 | By OTP | By OTP | By OTP | By OTP | By OTP | By OTP | | | | # Bit [5:0]: IODAC Setting the detection voltage to IODET The initial value of this register depends on the following values programmed in the OTP: 1.4V, 1.6V, 1.85V, 2.1V, 2.35V, 2.6V, 2.85V, 3.1V # **IODET Detection Voltage Table (Step = 50mV)** | IODAC[5:0] | Detection Voltage [V] | |--------------|-----------------------| | 000000 (00h) | Prohibition | | | Prohibition | | 001100(0Ch) | 1.40(↓) | | | ! | | 010000(10h) | 1.60(↓) | | | ! | | 101000(28h) | 2.80(↓) | | | | | 110000(30h) | 3.20(↓) | | | Prohibition | | 111111(3Fh) | Prohibition | VINDAC: VINDET Detection Voltage Setting Register [Address 03h] | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|---------------|-----|-----|--------|-----|--------|------------|--------| | Symbol | VINR<br>RESET | - | - | VINHYS | ı | \ | /INDAC[2:0 | )] | | R/W | Default | By OTP | 0 | 0 | By OTP | 0 | By OTP | By OTP | Ву ОТР | # Bit [7]: VINRRESET Select the reset condition for the VINHYS and the VINDAC registers. 0: RSTB 1: ERSTB # Bit [4]: VINHYS Setting the hysteresis voltage to VINDET 1: 200mV 0: 500mV # Bit [2:0]: VINDAC Setting the detection voltage to VINDET The initial value depends on values programmed in the OTP. VINDET Detection Voltage Table (Step = 100mV) | VINDAC[2:0] | Detection Voltage [V] | |-------------|-----------------------| | 000 (0h) | 2.6(↓) | | 001 (1h) | 2.7(↓) | | 010 (2h) | 2.8(↓) | | 011 (3h) | 2.9(↓) | | 100 (4h) | 3.0(↓) | | 101 (5h) | 3.1(↓) | | 110 (6h) | 3.2(↓) | | 111 (7h) | 3.3(↓) | ### OUT32KEN: C32KOUT Control Register [Address 05h] | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|-----|-----|-----|-----------|-----------|-----------|-----------|-----| | Symbol | - | - | - | OUT32KEN3 | OUT32KEN2 | OUT32KEN1 | OUT32KEN0 | - | | R/W | Default | 0 | 0 | 0 | By OTP | By OTP | By OTP | By OTP | 0 | This register is available when GPIO[0-3] function as C32KOUT[0-3]. ### Bit [4]: OUT32KEN3 Select the clock output control bit from GPIO3 (C32KOUT3) pin. 0: Disable 1: Enable ### Bit [3]: OUT32KEN2 Select the clock output control bit from GPIO2 (C32KOUT2) pin. 0: Disable 1: Enable ### Bit [2]: OUT32KEN1 Select the clock output control bit from GPIO1 (C32KOUT1) pin. 0: Disable 1: Enable #### Bit [1]: OUT32KEN0 Select the clock output control bit from GPIO0 (C32KOUT0) pin. 0: Disable 1: Enable # I<sup>2</sup>C # **CPUCNT: CPUIF Control Register [Address 06h]** | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|---|---|---|---|---|---|------|--------------| | Symbol | - | - | - | - | - | - | INCB | POWER<br>I2C | | R/W | R | R | R | R | R | R | R/W | R/W | | Default | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | # Bit [1]: INCB Setting I<sup>2</sup>C R/W format (Automatic increment in address pointers) 0: Enable (Automatic increment) 1: Disable # Bit [0]: POWERI2C Setting power I<sup>2</sup>C format 0: Disable 1: Enable #### **Power Control** # PSWR: Power Supply Watch Register [Address 07h] | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|--------|-----|-----|-----|------|-----|-----|-----| | Symbol | RRESET | | | | PSWR | | | | | R/W # Bit [7]: RRESET Select the reset condition of registers which is reset by RSTB during POWEROFF state. Writing to this bit is prohibited in Parts Mode. 0: Reset by RSTB 1: Reset by ERSTB #### Bit [6:0]: PSWR This register is reset to "00h" by ERSTB. After this IC powers on, CPU writes some unique value except for "00h". Then CPU can recognize whether the register data of the power supply is maintained. ### PONHIS: Power-on History Register [Address 09h] | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|---|---|---|---|-----------------|---|--------------|--------------| | Symbol | - | ı | ı | ı | ON_EXTIN<br>PON | ı | REPWR<br>PON | PWRON<br>PON | | R/W | R | R | R | R | R | R | R | R | | Default | 0 | 0 | 0 | 0 | Undefined | 0 | Undefined | Undefined | CPU can recognize the power-on factor by reading this register. The power-on factor is set when the power-on sequence starts. # Bit [3]: ON\_EXTINPON Indicates that the power-on has occurred by detecting ON\_EXTIN asserts. #### Bit [1]: REPWRPON Indicates that the repower-on has occurred by the power-off with setting REPWRON bit to 1 Same as repower-on by HRESET. # Bit [0]: PWRONPON Indicates that the power-on has occurred by detecting PWRON asserts. ### POFFHIS: Power-off History Register [Address 0Ah] | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|--------------|---------------|-------------|-------------|---------------|----------------|---------------|---------------| | Symbol | N_OE<br>POFF | DCLIM<br>POFF | WDG<br>POFF | CPU<br>POFF | IODET<br>POFF | VINDET<br>POFF | TSHUT<br>POFF | PWRON<br>POFF | | R/W | R | R | R | R | R | R | R | R | | Default | Undefined CPU can recognize the power-off factor by reading this register. The power-off factor is set when the power-off sequence starts or the forcibly powers off. #### Bit [7]: N\_OEPOFF Indicates that the power-off has occurred by N\_OE asserts or HRESET asserts. # Bit [6]: DCLIMPOFF Indicates that the power-off has occurred detecting the overcurrent of DCDC[1-4] by the current limit circuit. # Bit [5]: WDGPOFF Indicates that the power-off has occurred by the watchdog function. # Bit [4]: CPUPOFF Indicates that the power-off has occurred by the following conditions. - SWPWROFF bit setting. - PSHOLD<sup>(1)</sup> is low. - PSHOLD<sup>(1)</sup> is timeout. ### Bit [3]: IODETPOFF Indicates that the power-off has occurred by IODET asserts. # Bit [2]: VINDETPOFF Indicates that the forced power-off has occurred by detecting the low power condition in VINDET circuit. ### Bit [1]: TSHUTPOFF Indicates that the forced power-off has occurred by detecting an abnormal temperature in the thermal shutdown circuit. #### Bit [0]: PWRONPOFF Indicates that the power-off has occurred by PWRON assert. RICOH <sup>(1)</sup> GPIO's optional function. Refer to the chapter "GPIO" for details. # WATCHDOG: Watchdog Timer Setting Register [Address 0Bh] | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|-----|-----|-----|-----|---------------|------------|-----|------| | Symbol | - | ı | ı | - | WDOG<br>SLPEN | WDOG<br>EN | WDO | GTIM | | R/W | Default | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | The count value of watchdog timer is cleared by Read/Write access to this register. # Bit [3]: WDOGSLPEN Valid/Invalid the watchdog timer during SLEEP state 0: Invalid (Stop the countdown) 1: Valid (Kept the countdown and generated the interrupt after expiring the timer) # Bit [2]: WDOGEN Enable/Disable the power-off function by the watchdog timer Writing to this bit is prohibited in Parts Mode. 0: Disable 1: Enable This bit can restrict the writing by the OTP. It is whether it is possible to rewrite. # Bit [1:0]: WDOGTIM Set the access monitoring time from CPU by watchdog timer. | WDOGTIM[1:0] | Timeout [sec] | |--------------|---------------| | 00 | 1 | | 01 | 8 | | 10 | 32 | | 11 | 128 (default) | ### WATCHDOGCNT: Watchdog Timer Count Register [Address 0Ch] | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |---------|-----------|-------------|-----------|-----------|-----------|-----------|-----------|-----------|--|--| | Symbol | | WATCHDOGCNT | | | | | | | | | | R/W | R | R | R | R | R | R | R | R | | | | Default | Undefined | | ### Bit [7:0]: WATCHDOGCNT Read the count value of watchdog timer. The read value of this register is determined by the setting of WDOGTIM bits as indicated below. | WDOGTIM[1:0] | WATCHDOGCNT<br>Read Value [msec/bit] | |--------------|--------------------------------------| | 00 | 25 | | 01 | 50 | | 10 | 200 | | 11 | 800 | For example, If the value = 10h (16d) and the WDOGTIM bits = 11b, the power-off sequence starts by watchdog after the $(16 \times 800 \text{ msec} + 1 \text{ sec})$ . In order to prevent malfunction of reading operation, read this register twice or more continuously, and if both count value data match, they are determined as the value is read accurately. # PWRFUNC: Power Control Function Register [Address 0Dh] | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|---|---|-------------------|---|---|---|----------------|---| | Symbol | - | - | SLP_TO_<br>OFFSEQ | - | - | - | OFFSEQ_<br>SEL | | | R/W | R | R | R/W | R | R | R | R/W | R | | Default | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | # Bit [5]: SLP\_TO\_OFFSEQ Writing "1" to this bit enables this IC to be changed to POWEROFF SEQUENCE by detecting long press of PWRON pin or N\_OE pin during SLEEP state. Writing to this bit is prohibited in Parts Mode. 0: Disable 1: Enable #### Bit [1]: OFFSEQ SEL Power-off sequence timing select bit. Writing to this bit is prohibited in Parts Mode. 0: By ONSLOT registers 1: At Slot\_15 ### **SLPCNT: Sleep Control Register [Address 0Eh]** | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|---|---|---------|--------|---|---|---|--------------| | Symbol | - | - | SLPEXIT | SLPENT | - | - | - | SWPWR<br>OFF | | R/W | W | W | W | W | W | W | W | W | | Default | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### Bit [5]: SLPEXIT During SLEEP state, this IC changes to SLEEP EXIT SEQUENCE state by writing "1" in this bit. Writing to this bit is prohibited in Parts Mode. # Bit [4]: SLPENT During POWERON state, this IC changes to SLEEP ENTRY SEQUENCE state by writing "1" in this bit. Writing to this bit is prohibited in Parts Mode. # Bit [0]: SWPWROFF During POWERON state, this IC changes to POWEROFF SEQUENCE state by writing "1" in this bit. ### **REPCNT:** Repower-on Control Register [Address 0Fh] | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|-----|-----|------------|-----|-----|----------|-----|-------------| | Symbol | - | - | OFF_RESETO | | - | REPWRTIM | | RE<br>PWRON | | R/W | Default | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### Bit [5:4]: OFF\_RESETO Setting time asserted RESETO pin. Writing to this bit is prohibited in Parts Mode. | OFF_RESETO[1:0] | Time [ms] | |-----------------|-------------| | 00 | 0 (default) | | 01 | 2 | | 10 | 8 | | 11 | 16 | #### Bit [2:1]: REPWRTIM Setting time between the power-off sequence finishes and the power-on sequence starts. | REPWRTIM[1:0] | Time [ms] | | | | | |---------------|--------------|--|--|--|--| | 00 | 10 (default) | | | | | | 01 | 100 | | | | | | 10 | 500 | | | | | | 11 | 1000 | | | | | # Bit [0]: REPWRON By setting this bit to "1", this IC powers on after the power-off without the power-on factors. Writing to this bit is prohibited in Parts Mode. 0: Disable 1: Enable # PWRONTIMSET: PWRON Timer Setting Register [Address 10h] | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|-----------------------|-------|--------|------|---------------------|----------------|--------|--------| | Symbol | DIS_OFF_<br>PWRON_TIM | OFF_F | RESS_P | WRON | OFF_JUDGE_<br>PWRON | ON_PRESS_PWRON | | | | R/W | Default | 0 | 0 | 1 | 1 | 1 | by OTP | by OTP | by OTP | # Bit [7]: DIS\_OFF\_PWRON\_TIM Clear and initialize the PWRON off\_press timer value and over-flow flag. 0: Enable 1: Disable # Bit [6:4]: OFF\_PRESS\_PWRON Setting of PWRON off\_press timer. Writing to this bit is prohibited in Parts Mode. | OFF_PRESS_PWRON[2:0] | Timeout [sec] | |----------------------|---------------| | 000 | 0 | | 001 | 1 | | 010 | 2 | | 011 | 4 (default) | | 100 | 6 | | 101 | 8 | | 110 | 10 | | 111 | 12 | # Bit [3]: OFF\_JUDGE\_PWRON Setting of PWRON judge timer. Writing to this bit is prohibited in Parts Mode. | OFF_JUDGE_PWRON | Timeout [sec] | |-----------------|---------------| | 0 | 0 | | 1 | 1 (default) | # Bit [2:0]: ON PRESS PWRON Setting of PWRON on\_press timer. Writing to this bit is prohibited in Parts Mode. The selectable default times in the OTP are 0ms, 20ms, 1s, and 3s. | ON_PRESS_PWRON[2:0] | Timeout | |---------------------|-------------| | 000 | 0 ms | | 001 | 20 ms | | 010 | 128 ms | | 011 | 1 sec | | 100 | 2 sec | | 101 | 3 sec | | 110 | Prohibition | | 111 | Prohibition | # NOETIMSET: N\_OE Timer Setting Register [Address 11h] | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|---|---|---|---|---------------------|-------------------|---------------|-----| | Symbol | - | - | - | - | DIS_OFF_<br>NOE_TIM | OFF_JUD<br>GE_NOE | OFF_PRESS_NOE | | | R/W | R | R | R | R | R/W | R/W | R/W | R/W | | Default | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | # Bit [3]: DIS\_OFF\_NOE\_TIM Clear and initialize the N\_OE off\_press timer value and over-flow flag. 0: Enable 1: Disable # Bit [2]: OFF\_JUDGE\_NOE Setting of N\_OE judge timer. Writing to this bit is prohibited in Parts Mode. Note: This bit becomes writable by writing "1" in DIS\_OFF\_NOE\_TIM bit. | OFF_JUDGE_NOE | Timeout [sec] | | | | | |---------------|---------------|--|--|--|--| | 0 | 0 | | | | | | 1 | 1 (default) | | | | | # Bit [1:0]: OFF\_PRESS\_NOE Setting of N\_OE off\_press timer. Writing to this bit is prohibited in Parts Mode. **Note:** These bits become writable by writing "1" in DIS\_OFF\_NOE\_TIM bit. | OFF_PRESS_NOE[1:0] | Timeout [sec] | |--------------------|---------------| | 00 | 128 ms | | 01 | 1 (default) | | 10 | 2 | | 11 | 3 | #### PWRIREN: Power Control Interrupt Factor Output Enable Register [Address 12h] | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|-----|-------------|----------------|------------------|---------------|----------------|--------------|--------------| | Symbol | - | EN_<br>WDOG | EN_<br>NOE_OFF | EN_PWRO<br>N_OFF | EN_<br>OVTEMP | EN_<br>PRVINDT | EN_<br>EXTIN | EN_<br>PWRON | | R/W | Default | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### Bit [6]: EN\_WDOG Enable the interrupt request output in the watchdog timer. 0: Disable 1: Enable **Note:** Writing to this bit is prohibited in Parts Mode. #### Bit [5]: EN\_NOE\_OFF Enable the interrupt request output in the NOE timer. 0: Disable 1: Enable **Note:** Power-off by long-press doesn't depend on EN\_NOE\_OFF bit setting. #### Bit [4]: EN\_PWRON\_OFF Enable the interrupt request output in the PWRON timer. 0: Disable 1: Enable Note: Power-off by long-press doesn't depend on EN\_PWRON\_OFF bit setting. # Bit [3]: EN\_OVTEMP Enable the interrupt request output when detecting overheat temperature. 0: Disable 1: Enable #### Bit [2]: EN\_PRVINDT Enable the interrupt request output when the power supply to VSYS is below the VINDET detection voltage. 0: Disable 1: Enable #### Bit [1]: EN\_EXTIN Enable the interrupt request output when ON\_EXTIN pin input signal changes. 0: Disable 1: Enable #### Bit [0]: EN\_PWRON Enable the interrupt request output when PWRON pin input signal changes. 0: Disable 1: Enable #### PWRIRQ: Power Control Interrupt Factor Register [Address 13h] | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|-----|-------------|----------------|-----------------|---------------|----------------|--------------|--------------| | Symbol | - | IR_<br>WDOG | IR_<br>NOE_OFF | R_PWRON<br>_OFF | IR_<br>OVTEMP | IR_<br>PRVINDT | IR_<br>EXTIN | IR_<br>PWRON | | R/W | Default | 0 | Undefined Note: Each bit can be cleared by writing "0" but cannot be set by writing "1". #### Bit [6]: IR WDOG Store the interrupt request factor in the watchdog timer. 0: None 1: Requested #### Bit [5]: IR NOE OFF Store the interrupt request factor in the NOE timer. 0: None 1: Requested # Bit [4]: IR\_PWRON\_OFF Store the interrupt request factor in the PWRON timer. 0: None 1: Requested #### Bit [3]: IR OVTEMP Store the interrupt request factor in the detecting overheat temperature. 0: None 1: Requested #### Bit [2]: IR\_PRVINDT Store the interrupt request factor in the power supply to VSYS below the VINDET detection voltage. 0: None 1: Requested #### Bit [1]: IR\_EXTIN Store the interrupt request factor when ON\_EXTIN pin input signal changes. 0: None 1: Requested #### Bit [0]: IR\_PWRON Store the interrupt request factor when PWRON pin input signal changes. 0: None 1: Requested # PWRMON: Power Control Interrupt Factor Monitoring Register [Address 14h] | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|---|---|---|---|----------------|-----------------|---------------|---------------| | Symbol | - | 1 | 1 | ı | MON_<br>OVTEMP | MON_<br>PRVINDT | MON_<br>EXTIN | MON_<br>PWRON | | R/W | R | R | R | R | R | R | R | R | | Default | 0 | 0 | 0 | 0 | Undefined | Undefined | Undefined | Undefined | #### Bit [3]: MON\_OVTEMP Monitor a detection state of overheat circuit. 0: Normal temperature 1: Abnormal temperature #### Bit [2]: MON\_PRVINDT Monitor the PREVINDET detection signal. 0: Over PREVINDET release voltage 1: Under PREVINDET detection voltage #### Bit [1]: MON\_EXTIN Monitor the ON\_EXTIN signal. 0: ON\_EXTIN deassert 1: ON\_EXTIN assert ### Bit [0]: MON PWRON Monitor the PWRON signal. 0: PWRON is released 1: PWRON is held down # PWRIRSEL: Power Control Interrupt Type Setting Register [Address 15h] | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|-----|-----|-----|-----|----------------|-----------------|---------------|---------------| | Symbol | - | ı | ı | ı | SEL_<br>OVTEMP | SEL_<br>PRVINDT | SEL_<br>EXTIN | SEL_<br>PWRON | | R/W | Default | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | For the details of interrupt, refer to the chapter of the interrupt controller (INTC). #### Bit [3]: SEL\_OVTEMP Select an interrupt type by the overheat temperature detection. #### Bit [2]: SEL\_PRVINDT Select an interrupt type by the Pre-VINDET detection signal. #### Bit [1]: SEL\_EXTIN Select an interrupt type by the ON\_EXTIN input signal changes. #### Bit [0]: SEL\_PWRON Select an interrupt type by the PWRON input signal changes. | SEL_*** | Type | | | |---------|-----------|--|--| | 0 | Level | | | | 1 | Both-edge | | | # \*\*\*\_SLOT: Power-On/Off and Sleep Entry/Exit Sequence Setting Registers [Address 16h - 2Ah] (\*\*\* = DC[1-4], LDO[1-5], LDORTC1, PSO[0-3]) # DC1\_SLOT [Address 16h] | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|-----------|--------|--------|--------|------------|-----|-----|-----| | Symbol | DC1ONSLOT | | | | DC1SLPSLOT | | | | | R/W | Default | by OTP | by OTP | by OTP | by OTP | 1 | 1 | 1 | 1 | # DC2\_SLOT [Address 17h] | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |---------|--------|-----------|--------|--------|-----|-----------------------------|-----|-----|--| | Symbol | | DC2ONSLOT | | | | DC2SLPSLOT R/W R/W R/W R/W | | | | | R/W | | Default | by OTP | by OTP | by OTP | by OTP | 1 | 1 | 1 | 1 | | # DC3\_SLOT [Address 18h] | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|--------|-----------|--------|--------|-----|-------|-------|-----| | Symbol | | DC3ONSLOT | | | | DC3SL | PSLOT | | | R/W | Default | by OTP | by OTP | by OTP | by OTP | 1 | 1 | 1 | 1 | # DC4\_SLOT [Address 19h] | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|--------|-----------|--------|--------|-----|-------|-------|-----| | Symbol | | DC4ONSLOT | | | | DC4SL | PSLOT | | | R/W | Default | by OTP | by OTP | by OTP | by OTP | 1 | 1 | 1 | 1 | # LDO1\_SLOT [Address 1Bh] | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |---------|--------|------------|--------|--------|-----|--------|-------|-----|--|--| | Symbol | | LDO10NSLOT | | | | LDO1SI | PSLOT | R/W | | | | R/W | | | Default | by OTP | by OTP | by OTP | by OTP | 1 | 1 | 1 | 1 | | | # LDO2\_SLOT [Address 1Ch] | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|--------|------------|--------|--------|-----|---------------------|-----|-----| | Symbol | | LDO2ONSLOT | | | | LDO2SLPSLOT R/W R/W | | | | R/W | Default | by OTP | by OTP | by OTP | by OTP | 1 | 1 | 1 | 1 | # LDO3\_SLOT [Address 1Dh] | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |---------|--------|------------|--------|--------|-----|-------------|-----|-----|--| | Symbol | | LDO3ONSLOT | | | | LDO3SLPSLOT | | | | | R/W | | Default | by OTP | by OTP | by OTP | by OTP | 1 | 1 | 1 | 1 | | # LDO4\_SLOT [Address 1E] | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |---------|--------|------------|--------|--------|-----|-------------|-----|-----|--| | Symbol | | LDO4ONSLOT | | | | LDO4SLPSLOT | | | | | R/W | | Default | by OTP | by OTP | by OTP | by OTP | 1 | 1 | 1 | 1 | | # LDO5\_SLOT [Address 1F] | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|--------|------------|--------|--------|-----|---------------|-----|-----| | Symbol | | LDO5ONSLOT | | | | LDO5SLPSLOT W | | | | R/W | Default | by OTP | by OTP | by OTP | by OTP | 1 | 1 | 1 | 1 | # PSO0\_SLOT [Address 25h] | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |---------|--------|------------|--------|--------|-----|-------------|-----|-----|--|--| | Symbol | | PSO0ONSLOT | | | | PSO0SLPSLOT | | | | | | R/W | | | Default | by OTP | by OTP | by OTP | by OTP | 1 | 1 | 1 | 1 | | | # PSO1\_SLOT [Address 26h] | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|--------|------------|--------|--------|-----|--------|--------|-----| | Symbol | | PSO1ONSLOT | | | | PSO1SI | LPSLOT | | | R/W | Default | by OTP | by OTP | by OTP | by OTP | 1 | 1 | 1 | 1 | # PSO2\_SLOT [Address 27h] | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|--------|------------|--------|--------|-----|--------------------------|-----|-----| | Symbol | | PSO2ONSLOT | | | | PSO2SLPSLOT R/W R/W R/W | | | | R/W | Default | by OTP | by OTP | by OTP | by OTP | 1 | 1 | 1 | 1 | # PSO3\_SLOT [Address 28h] | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|--------|------------|--------|--------|-----|---------------------------|-----|-----| | Symbol | | PSO3ONSLOT | | | | PSO3SLPSLOT V R/W R/W R/W | | | | R/W | Default | by OTP | by OTP | by OTP | by OTP | 1 | 1 | 1 | 1 | # LDORTC1\_SLOT [Address 2Ah] | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |---------|---------------|--------|--------|--------|----------------|-----|-----|-----|--| | Symbol | LDORTC1ONSLOT | | | | LDORTC1SLPSLOT | | | | | | R/W | | Default | by OTP | by OTP | by OTP | by OTP | 1 | 1 | 1 | 1 | | # Bit [7:4]: \*\*\*ONSLOT (\*\*\* = DC[1-4], LDO[1-5], LDORTC1, PSO[0-3]) Setting on/off timing in the power-on/off sequence # Bit [3:0]: \*\*\*SLPSLOT (\*\*\* = DC[1-4], LDO[1-5], LDORTC1, PSO[0-3]) Setting on/off timing in the sleep entry/exit sequence The following restrictions exist. If the value of DCnONSLOT (n:1 to 4) / LDOnONSLOT (n:1 to 5) register is "Fh", the control of DCDCnEXON / LDOnEXON pin is disabled in Parts Mode. | ***SLOT[3:0] | Power-on/off sequence<br>timing slot number<br>(***ONSLOT) | Sleep entry/exit sequence<br>timing slot number<br>(***SLPSLOT) | |--------------|------------------------------------------------------------|-----------------------------------------------------------------| | 0000 | Power-on/off Slot _0 (S0) | Sleep Slot _0 (SS0) | | 0001 | Power-on/off Slot _1 (S1) | Sleep Slot _1 (SS1) | | 0010 | Power-on/off Slot _2 (S2) | Sleep Slot _2 (SS2) | | 0011 | Power-on/off Slot _3 (S3) | Sleep Slot _3 (SS3) | | 1 | **** | : | | 1011 | Power-on/off Slot _11 (S11) | Sleep Slot _11 (SS11) | | 1100 | Power-on/off Slot _12 (S12) | Sleep Slot _12 (SS12) | | 1101 | Power-on/off Slot _13 (S13) | Sleep Slot _13 (SS13) | | 1110 | Power-on/off Slot _14 (S14) | Sleep Slot _14 (SS14) | | 1111 | Default Off | The state in POWERON state is maintained. | # **DCDC** # DC1CTL: DCDC1 Control Register [Address 2Ch] | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|--------|------------|--------------|-----|-----|-----|--------|--------| | Symbol | DC1MOD | E_SLP[1:0] | DC1MODE[1:0] | | - | - | DC1DIS | DC1EN | | R/W | Default | 0 | 0 | 0 | 0 | 0 | 0 | 1 | By OTP | # Bit [7:6]: DC1MODE\_SLP[1:0] DCDC1 mode setting bit at the SLEEP state | DC1MODE_SLP [1:0] | Description | |-------------------|-------------| | 00 | Auto mode | | 01 | PWM mode | | 10 | PSM mode | | 11 | Auto mode | # Bit [5:4]: DC1MODE[1:0] DCDC1 mode setting bit at the POWERON state | DC1MODE [1:0] | Description | |---------------|-------------| | 00 | Auto mode | | 01 | PWM mode | | 10 | PSM mode | | 11 | Auto mode | # Bit [1]: DC1DIS DCDC1 discharge control bit. When DCDC1 is enabled, this bit becomes invalid even if set to "1". 0: Off 1: On # Bit [0]: DC1EN DCDC1 enable bit 0: Disable 1: Enable The initial value of this register depends on the initial value of DC1ONSLOT register and Mode setting that are programmed in the OTP. <Normal Mode> DC1ONSLOT = Fh: DC1EN = 0b DC1ONSLOT = 0h-Eh: DC1EN = 1b <Parts Mode> DC1EN = 1b ### DC1CTL2: DCDC1 Control2 Register [Address 2Dh] | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|--------|--------|------------|-----|-----|-------------|--------|----------------| | Symbol | (rese | rved) | DC1SR[1:0] | | - | DC1LIM[1:0] | | DC1<br>LIMSDEN | | R/W | Default | By OTP | By OTP | 0 | 0 | 0 | By OTP | By OTP | By OTP | # Bit [7:6]: (reserved) These bits are reserved. Writing these bits are prohibited. # Bit [5:4]: DC1SR DCDC1 ramp rate of output voltage setting bit | DC1SR[1:0] | Voltage Slope [mV/ μs] | |------------|------------------------| | 00 | 14 (default) | | 01 | 7 | | 10 | 3.5 | | 11 | Prohibition | **Note:** Writing this register is prohibited during the ramp control. #### Bit [2:1]: DC1LIM DCDC1 minimum current limit setting bit | DC1LIM[1:0] | Current Limit [A] | |-------------|-------------------| | 00 | No Limit | | 01 | 3.2 | | 10 | 3.7 | | 11 | 4.0 | The default current can be set up all the above register values by the OTP. # Bit [0]: DC1LIMSDEN Enable shutdown function from the current limit detection of DCDC1. The current limit detection is to continue exceeding limit current during 2ms. 0: Disable 1: Enable The initial value of this register depends on Mode setting that is programmed in the OTP. <Normal Mode> DC1LIMSDEN = 1b <Parts Mode> DC1LIMSDEN = 0b # DC2CTL: DCDC2 Control Register [Address 2Eh] | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|--------|------------|--------------------|-----|-----|-----|--------|--------| | Symbol | DC2MOD | E_SLP[1:0] | [1:0] DC2MODE[1:0] | | - | - | DC2DIS | DC2EN | | R/W | Default | 0 | 0 | 0 | 0 | 0 | 0 | 1 | By OTP | # Bit [7:6]: DC2MODE\_SLP[1:0] DCDC2 mode setting bit at the SLEEP state | DC2MODE_SLP [1:0] | Description | | | |-------------------|-------------|--|--| | 00 | Auto mode | | | | 01 | PWM mode | | | | 10 | PSM mode | | | | 11 | Auto mode | | | # Bit [5:4]: DC2MODE[1:0] DCDC2 mode setting bit at the POWERON state | DC2MODE [1:0] | Description | |---------------|-------------| | 00 | Auto mode | | 01 | PWM mode | | 10 | PSM mode | | 11 | Auto mode | # Bit [1]: DC2DIS DCDC2 discharge control bit. When DCDC2 is enabled, this bit becomes invalid even if set to "1". 0: Off 1: On #### Bit [0]: DC2EN DCDC2 enable bit 0: Disable 1: Enable The initial value of this register depends on the initial value of DC2ONSLOT register and Mode setting that are programmed in the OTP. <Normal Mode> DC2ONSLOT = Fh: DC2EN = 0b DC2ONSLOT = 0h-Eh: DC2EN = 1b <Parts Mode> DC2EN = 1b # DC2CTL2: DCDC2 Control2 Register [Address 2Fh] | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|--------|--------|------------|-----|-----|-------------|--------|----------------| | Symbol | (rese | erved) | DC2SR[1:0] | | - | DC2LIM[1:0] | | DC2<br>LIMSDEN | | R/W | Default | Ву ОТР | By OTP | 0 | 0 | 0 | By OTP | By OTP | By OTP | #### Bit [7:6]: (reserved) These bits are reserved. Writing these bits are prohibited. #### Bit [5:4]: DC2SR DCDC2 ramp rate of output voltage setting bit | DC2SR[1:0] | Voltage Slope [mV/µs] | |------------|-----------------------| | 00 | 14 (default) | | 01 | 7 | | 10 | 3.5 | | 11 | Prohibition | **Note:** Writing this register is prohibited during the ramp control. # Bit [2:1]: DC2LIM DCDC2 minimum current limit setting bit | DC2LIM[1:0] | Current Limit [A] | |-------------|-------------------| | 00 | No Limit | | 01 | 3.2 | | 10 | 3.7 | | 11 | 4.0 | The default current can be set up all of the above register values by the OTP. # Bit [0]: DC2LIMSDEN Enable shutdown function from the current limit detection of DCDC2. The current limit detection is to continue exceeding limit current during 2ms. 0: Disable 1: Enable The initial value of this register depends on Mode setting that is programmed in the OTP. <Normal Mode> DC2LIMSDEN = 1b <Parts Mode> DC2LIMSDEN = 0b ### DC3CTL: DCDC3 Control Register [Address 30h] | Bit | 7 | 6 | 5 4 | | 3 | 2 | 1 | 0 | |---------|--------|------------|---------|---------|-----|-----|--------|--------| | Symbol | DC3MOD | E_SLP[1:0] | DC3MC | DE[1:0] | - | - | DC3DIS | DC3EN | | R/W | R/W | R/W | R/W R/W | | R/W | R/W | R/W | R/W | | Default | 0 | 0 | 0 | 0 | 0 | 0 | 1 | By OTP | # Bit [7:6]: DC3MODE\_SLP[1:0] DCDC3 mode setting bit at the SLEEP state | DC3MODE_SLP [1:0] | Description | | | |-------------------|-------------|--|--| | 00 | Auto mode | | | | 01 | PWM mode | | | | 10 | PSM mode | | | | 11 | Auto mode | | | # Bit [5:4]: DC3MODE[1:0] DCDC3 mode setting bit at the POWERON state | DC3MODE [1:0] | Description | | | |---------------|-------------|--|--| | 00 | Auto mode | | | | 01 | PWM mode | | | | 10 | PSM mode | | | | 11 | Auto mode | | | # Bit [1]: DC3DIS DCDC3 discharge control bit. When DCDC3 is enabled, this bit becomes invalid even if set to "1". 0: Off 1: On #### Bit [0]: DC3EN DCDC3 enable bit 0: Disable 1: Enable The initial value of this register depends on the initial value of DC3ONSLOT register and Mode setting that are programmed in the OTP. <Normal Mode> DC3ONSLOT = Fh: DC3EN = 0b DC3ONSLOT = 0h-Eh: DC3EN = 1b <Parts Mode> DC3EN = 1b ### DC3CTL2: DCDC3 Control2 Register [Address 31h] | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|--------|--------|------|---------|-----|-------------|--------|----------------| | Symbol | (rese | rved) | DC3S | SR[1:0] | 1 | DC3LIM[1:0] | | DC3<br>LIMSDEN | | R/W R/W | | R/W | | Default | By OTP | By OTP | 0 | 0 | 0 | By OTP | By OTP | By OTP | #### Bit [7:6]: (reserved) These bits are reserved. Writing these bits are prohibited. # Bit [5:4]: DC3SR DCDC3 ramp rate of output voltage setting bit | DC3SR[1:0] | Voltage Slope [mV/µs] | |------------|-----------------------| | 00 | 14 (default) | | 01 | 7 | | 10 | 3.5 | | 11 | Prohibition | Note: Writing this register is prohibited during the ramp control. # Bit [2:1]: DC3LIM DCDC3 minimum current limit setting bit | DC3LIM[1:0] | Current Limit [A] | |-------------|-------------------| | 00 | No Limit | | 01 | 2.3 | | 10 | 2.8 | | 11 | 3.2 | The default current can be set up all the above register values by the OTP. # Bit [0]: DC3LIMSDEN Enable shutdown function from the current limit detection of DCDC3. The current limit detection is to continue exceeding limit current during 2ms. 0: Disable 1: Enable The initial value of this register depends on Mode setting that is programmed in the OTP. <Normal Mode> DC3LIMSDEN = 1b <Parts Mode> DC3LIMSDEN = 0b # DC4CTL: DCDC4 Control Register [Address 32h] | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|--------|------------|--------------|---|-----|-----|--------|--------| | Symbol | DC4MOD | E_SLP[1:0] | DC4MODE[1:0] | | - | - | DC4DIS | DC4EN | | R/W | R/W | R/W | R/W R/W | | R/W | R/W | R/W | R/W | | Default | 0 | 0 | 0 | 0 | 0 | 0 | 1 | Ву ОТР | # Bit [7:6]: DC4MODE\_SLP[1:0] DCDC4 mode setting bit at the SLEEP state | DC4MODE_SLP [1:0] | Description | |-------------------|-------------| | 00 | Auto mode | | 01 | PWM mode | | 10 | PSM mode | | 11 | Auto mode | #### Bit [5:4]: DC4MODE[1:0] DCDC4 mode setting bit at the POWERON state | DC4MODE [1:0] | Description | | | |---------------|-------------|--|--| | 00 | Auto mode | | | | 01 | PWM mode | | | | 10 | PSM mode | | | | 11 | Auto mode | | | # Bit [1]: DC4DIS DCDC4 discharge control bit. When DCDC4 is enabled, this bit becomes invalid even if set to "1". 0: Off 1: On # Bit [0]: DC4EN DCDC4 enable bit 0: Disable 1: Enable The initial value of this register depends on the initial value of DC4ONSLOT register and Mode setting that are programmed in the OTP. <Norma Mode> DC4ONSLOT = Fh: DC4EN = 0b DC4ONSLOT = 0h-Eh: DC4EN = 1b <Parts Mode> DC4EN = 1b #### DC4CTL2: DCDC4 Control2 Register [Address 33h] | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|--------|--------|------|---------|-----|-------------|--------|----------------| | Symbol | (rese | erved) | DC4S | SR[1:0] | 1 | DC4LIM[1:0] | | DC4<br>LIMSDEN | | R/W R/W | | R/W | | Default | By OTP | By OTP | 0 | 0 | 0 | By OTP | By OTP | By OTP | #### Bit [7:6]: (reserved) These bits are reserved. Writing these bits are prohibited. # Bit [5:4]: DC4SR DCDC4 ramp rate of output voltage setting bit | DC4SR[1:0] | Voltage Slope [mV/µs] | |------------|-----------------------| | 00 | 14 (default) | | 01 | 7 | | 10 | 3.5 | | 11 | Prohibition | **Note:** Writing this register is prohibited during the ramp control. #### Bit [2:1]: DC4LIM DCDC4 minimum current limit setting bit | DC4LIM[1:0] | Current Limit [A] | |-------------|-------------------| | 00 | No Limit | | 01 | 2.3 | | 10 | 2.8 | | 11 | 3.2 | The default current can be set up all the above register values by the OTP. #### Bit [0]: DC4LIMSDEN Enable shutdown function from the current limit detection of DCDC4. The current limit detection is to continue exceeding limit current during 2ms. 0: Disable 1: Enable The initial value of this register depends on Mode setting that is programmed in the OTP. <Normal Mode> DC4LIMSDEN = 1b <Parts Mode> DC4LIMSDEN = 0b # DC1DAC: DCDC1 Output Voltage Control Register [Address 36h] | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|--------|-------------|--------|--------|--------|--------|-----|-----| | Symbol | | DC1DAC[7:0] | | | | | | | | R/W | Default | By OTP | By OTP | By OTP | By OTP | By OTP | By OTP | 0 | 0 | # DC2DAC: DCDC2 Output Voltage Control Register [Address 37h] | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|--------|-------------|--------|--------|--------|--------|-----|-----| | Symbol | | DC2DAC[7:0] | | | | | | | | R/W | Default | By OTP | By OTP | By OTP | By OTP | By OTP | By OTP | 0 | 0 | # DC3DAC: DCDC3 Output Voltage Control Register [Address 38h] | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|--------|-------------|--------|--------|--------|--------|-----|-----| | Symbol | | DC3DAC[7:0] | | | | | | | | R/W | Default | By OTP | By OTP | By OTP | By OTP | Ву ОТР | By OTP | 0 | 0 | DC4DAC: DCDC4 Output Voltage Control Register [Address 39h] | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|--------|-------------|--------|--------|--------|--------|-----|-----| | Symbol | | DC4DAC[7:0] | | | | | | | | R/W | Default | By OTP | Ву ОТР | Ву ОТР | Ву ОТР | Ву ОТР | Ву ОТР | 0 | 0 | # DCDC[1-4] Output Voltage Table (Step = 12.5 mV) | DCnDAC[7:0] | Output Voltage [V] | |----------------|--------------------| | 0000000 (00h) | 0.6000 | | | ! | | 0011000 (18h) | 0.9000 | | | ! | | 1011100 (5Ch) | 1.7500 | | | : | | 11101000 (E8h) | 3.5000 | | 1 | Prohibition | | 11111111 (FFh) | Prohibition | The default voltage can be set up from 0.6V to 3.5V at 50mV/step that is programmed in the OTP. DC1DAC\_SLP: DCDC1 Output Voltage Control Register in Sleep [Address 3Bh] | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|--------|-----------------|--------|--------|--------|--------|-----|-----| | Symbol | | DC1DAC_SLP[7:0] | | | | | | | | R/W | Default | By OTP | By OTP | By OTP | By OTP | By OTP | By OTP | 0 | 0 | # DC2DAC\_SLP: DCDC2 Output Voltage Control Register in Sleep [Address 3Ch] | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|--------|-----------------|--------|--------|--------|--------|-----|-----| | Symbol | | DC2DAC_SLP[7:0] | | | | | | | | R/W | Default | By OTP | By OTP | By OTP | By OTP | By OTP | By OTP | 0 | 0 | # DC3DAC\_SLP: DCDC3 Output Voltage Control Register in Sleep [Address 3Dh] | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|--------|--------|--------|--------|-----------|--------|-----|-----| | Symbol | | | | DC3DAC | _SLP[7:0] | | | | | R/W | Default | By OTP | By OTP | By OTP | By OTP | By OTP | By OTP | 0 | 0 | # DC4DAC\_SLP: DCDC4 Output Voltage Control Register in Sleep [Address 3Eh] | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|--------|-----------------|--------|--------|--------|--------|-----|-----| | Symbol | | DC4DAC_SLP[7:0] | | | | | | | | R/W | Default | Ву ОТР | Ву ОТР | By OTP | Ву ОТР | By OTP | By OTP | 0 | 0 | # DCDC[1-4] Output Voltage Table (Step = 12.5 mV) | DCnDAC_SLP[7:0] | Output Voltage [V] | |-----------------|--------------------| | 0000000 (00h) | 0.6000 | | | | | 0011000 (18h) | 0.9000 | | | | | 1011100 (5Ch) | 1.7500 | | | | | 11101000 (E8h) | 3.5000 | | | Prohibition | | 11111111 (FFh) | Prohibition | The default voltage is set to the value in the DCnDAC register (n: 1 to 4). # DCIREN: DCDC Interrupt Enable Register [Address 40h] | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------|-----|-----|-----|-----|--------|--------|--------|--------| | Symbol | | | | | EN_ | EN_ | EN_ | EN_ | | Syllibol | - | • | - | - | DC4LIM | DC3LIM | DC2LIM | DC1LIM | | R/W | Default | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | # Bit [3:0]: EN DCnLIM (n:1 to 4) DCDCn current limit interrupt enable bit 0: Disable 1: Enable # DCIRQ: DCDC Interrupt Flag Register [Address 41h] | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------|-----|-----|-----|-----|--------|--------|--------|--------| | Symbol | | _ | | | IR_ | IR_ | IR_ | IR_ | | Syllibol | - | • | | - | DC4LIM | DC3LIM | DC2LIM | DC1LIM | | R/W | Default | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Note: Each bit can be cleared by writing "0" but cannot be set by writing "1". # Bit [3:0]: IR\_DCnLIM (n:1 to 4) DCDCn current limit flag bit 0: None 1: Requested # DCIRMON: DCDC Interrupt Monitor Register [Address 42h] | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|---|---|---|---|-----------------|-----------------|-----------------|----------------| | Symbol | - | - | 1 | 1 | MON _<br>DC4LIM | MON _<br>DC3LIM | MON _<br>DC2LIM | MON_<br>DC1LIM | | R/W | R | R | R | R | R | R | R | R | | Default | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | # Bit [3:0]: MON\_DCnLIM (n:1 to 4) DCDCn current limit interrupt monitor bit 0: Undetected 1: Detected #### **LDO** # LDOEN1: LDOs On / Off Control Register [Address 44h] | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|-----|-----|-----|--------|--------|--------|--------|--------| | Symbol | - | - | 1 | LDO5EN | LDO4EN | LDO3EN | LDO2EN | LDO1EN | | R/W | Default | 0 | 0 | 0 | By OTP | By OTP | By OTP | By OTP | By OTP | # Bit [4:0]: LDOnEN (n:1 to 5) LDOn on/off control bit 0: Off 1: On The initial value of this register depends on the initial value of the LDOnONSLOT register and Mode setting that are programmed in the OTP. <Normal Mode> LDOnONSLOT = Fh: LDOnEN = 0b LDOnONSLOT = 0h-Eh: LDOnEN = 1b <Parts Mode> LDOnEN = 1b # LDOEN2: LDOs On / Off Control Register [Address 45h] | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|-----|-----|------------------|------------------|-----|-----|-----|-----| | Symbol | - | - | LDORTC2<br>EN *1 | LDORTC1<br>EN *2 | - | - | - | - | | R/W | Default | 0 | 0 | By OTP | By OTP | 0 | 0 | 0 | 0 | # Bit [5:4]: LDORTCnEN (n:1,2) LDOn on/off control bit 0: Off 1: On #### Notes: <Always-on> LDORTC1EN = 1b (without regard to the mode setting) <Normal Mode> LDORTC1ONSLOT = Fh: LDORTC1EN = 0b LDORTC1ONSLOT = 0h-Eh: LDORTC1EN = 1b <sup>\*1</sup> Writing to this bit is prohibited when GPIO2 pin is not set as LDORTC2 output. <sup>\*2</sup> The initial value of this register depends on the initial value of LDORTC1ONSLOT register, Mode setting and Always-on setting that are programmed in the OTP. # LDODIS: LDOs On / Off Control Register [Address 46h] | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|-----|-----|-----|---------|---------|---------|---------|---------| | Symbol | - | - | - | LDO5DIS | LDO4DIS | LDO3DIS | LDO2DIS | LDO1DIS | | R/W | Default | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | # Bit [4:0]: LDOnDIS (n:1 to 5) LDOn discharge Tr on/off control bit. When LDOn is enabled, this bit becomes invalid even if set to "1". 0: Off 1: On # LDO1DAC: LDO1 Output Voltage Control Register [Address 4Ch] | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|---|--------|---------|--------|--------|--------|--------|---| | Symbol | - | | LDO1DAC | | | | | | | R/W | R | R/W | R/W | R/W | R/W | R/W | R/W | R | | Default | 0 | By OTP | By OTP | By OTP | By OTP | By OTP | By OTP | 0 | # LDO2DAC: LDO2 Output Voltage Control Register [Address 4Dh] | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|---|--------|---------|--------|--------|--------|--------|---| | Symbol | - | | LDO2DAC | | | | | | | R/W | R | R/W | R/W | R/W | R/W | R/W | R/W | R | | Default | 0 | By OTP | By OTP | By OTP | By OTP | By OTP | By OTP | 0 | LDO1-2 Output Voltage Table (Step = 50 mV) | LDOnDAC[6:0] | Output Voltage [V] | |---------------|--------------------| | 0000000 (00h) | 0.900 | | 0000010 (02h) | 0.950 | | ! | | | 0100100 (24h) | 1.800 | | | | | 1101000 (68h) | 3.500 | | : | Prohibition | | 1111110 (7Eh) | Prohibition | The default voltage can be set up in the range from 0.9V to 3.5V (in 50mV step) that are programmed in the OTP. ## LDO3DAC: LDO3 Output Voltage Control Register [Address 4Eh] | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|---|--------|---------|--------|--------|--------|--------|---| | Symbol | - | | LDO3DAC | | | | | | | R/W | R | R/W | R/W | R/W | R/W | R/W | R/W | R | | Default | 0 | By OTP | By OTP | By OTP | By OTP | By OTP | By OTP | 0 | #### LDO3 Output Voltage Table (Step = 50 mV) | LDO3DAC[6:0] | Output Voltage [V] | |---------------|--------------------| | 0000000 (00h) | 0.600 | | 0000010 (02h) | 0.650 | | | | | 0110000 (30h) | 1.800 | | l l | | | 1110100 (74h) | 3.500 | | į. | Prohibition | | 1111110 (7Eh) | Prohibition | The default voltage can be set up in the range from 0.6V to 3.5V (in 50mV step) that are programmed in the OTP. #### LDO4DAC: LDO4 Output Voltage Control Register [Address 4Fh] | | | | | _ | | | | | |---------|---|--------|---------|--------|--------|--------|--------|---| | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Symbol | - | | LDO4DAC | | | | | | | R/W | R | R/W | R/W | R/W | R/W | R/W | R/W | R | | Default | 0 | By OTP | By OTP | By OTP | By OTP | By OTP | By OTP | 0 | ## LDO5DAC: LDO5 Output Voltage Control Register [Address 50h] | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|---|--------|---------|--------|--------|--------|--------|---| | Symbol | - | | LDO5DAC | | | | | | | R/W | R | R/W | R/W | R/W | R/W | R/W | R/W | R | | Default | 0 | Ву ОТР | By OTP | By OTP | Ву ОТР | By OTP | By OTP | 0 | ## LDO4-5 Output Voltage Table (Step = 50 mV) | LDOnDAC[6:0] | Output Voltage [V] | |---------------|--------------------| | 0000000 (00h) | 0.900 | | 0000010 (02h) | 0.950 | | l l | | | 0100100 (24h) | 1.800 | | i i | | | 1101000 (68h) | 3.500 | | 1 | Prohibition | | 1111110 (7Eh) | Prohibition | The default voltage can be set up in the range from 0.9V to 3.5V (in 50mV step) that are programmed in the OTP. ## LDORTCDAC: LDORTC Output Voltage Control Register [Address 56h] | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|---|-----------|--------|--------|--------|--------|--------|---| | Symbol | - | LDORTCDAC | | | | | | | | R/W | R | R/W | R/W | R/W | R/W | R/W | R/W | R | | Default | 0 | By OTP | By OTP | By OTP | By OTP | By OTP | By OTP | 0 | ## LDORTC Output Voltage Table (Step = 50 mV) | LDORTCDAC[6:0] | Output Voltage [V] | | | | |----------------|--------------------|--|--|--| | 0000000 (00h) | 1.200 | | | | | 0000010 (02h) | 1.250 | | | | | | | | | | | 0011000 (18h) | 1.800 | | | | | | | | | | | 1011100 (5Ch) | 3.500 | | | | | | Prohibition | | | | | 1111110 (7Eh) | Prohibition | | | | The default voltage can be set up in the range from 1.2V to 3.5V (in 50mV step) that are programmed in the OTP. #### LDORTC2DAC: LDORTC2 Output Voltage Control Register [Address 57h] | | | - | | | | | | | |---------|---|------------|--------|--------|--------|--------|--------|---| | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Symbol | - | LDORTC2DAC | | | | | | | | R/W | R | R/W | R/W | R/W | R/W | R/W | R/W | R | | Default | 0 | By OTP | Ву ОТР | By OTP | By OTP | Ву ОТР | By OTP | 0 | # LCORTC2 Output Voltage Table (Step = 50 mV) | LOOKTOL Gatpat voitag | go rabio (otop = oo iii t | |-----------------------|---------------------------| | LDORTC2DAC[6:0] | Output Voltage [V] | | 0000000 (00h) | 0.900 | | 0000010 (02h) | 0.950 | | | | | 0100100 (24h) | 1.800 | | | | | 1101000 (68h) | 3.500 | | ! | Prohibition | | 1111110 (7Eh) | Prohibition | The default voltage can be set up in the range from 0.9V to 3.5V (in 50mV step) that are programmed in the OTP. LDO1DAC\_SLP: LDO1 Output Voltage Control Register in Sleep [Address 58h] | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|---|--------|------------------|--------|--------|--------|--------|---| | Symbol | - | | LDO1DAC_SLP[6:0] | | | | | | | R/W | R | R/W | R/W | R/W | R/W | R/W | R/W | R | | Default | 0 | By OTP | By OTP | By OTP | By OTP | By OTP | By OTP | 0 | ## LDO2DAC\_SLP: LDO2 Output Voltage Control Register in Sleep [Address 59h] | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|---|--------|------------------|--------|--------|--------|--------|---| | Symbol | - | | LDO2DAC_SLP[6:0] | | | | | | | R/W | R | R/W | R/W | R/W | R/W | R/W | R/W | R | | Default | 0 | By OTP | By OTP | By OTP | Ву ОТР | Ву ОТР | By OTP | 0 | ## LDO[1-2] Output Voltage Table (Step = 50 mV) | LDOnDAC_SLP[6:0] | Output Voltage [V] | |------------------|--------------------| | 0000000 (00h) | 0.900 | | 0000010 (02h) | 0.950 | | | | | 0100100 (24h) | 1.800 | | ! | | | 1101000 (68h) | 3.500 | | | Prohibition | | 1111110 (7Eh) | Prohibition | The default voltage is set to the value in the LDOnDAC register (n:1, 2). ## LDO3DAC\_SLP: LDO3 Output Voltage Control Register in Sleep [Address 5Ah] | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|---|--------|------------------|--------|--------|--------|--------|---| | Symbol | - | | LDO3DAC_SLP[6:0] | | | | | | | R/W | R | R/W | R/W | R/W | R/W | R/W | R/W | R | | Default | 0 | By OTP | Ву ОТР | Ву ОТР | Ву ОТР | Ву ОТР | Ву ОТР | 0 | #### LDO3 Output Voltage Table (Step = 50 mV) | LDO3DAC_SLP[6:0] | Output Voltage [V] | |------------------|--------------------| | 0000000 (00h) | 0.600 | | 0000010 (02h) | 0.650 | | | | | 0110000 (30h) | 1.800 | | | | | 1110100 (74h) | 3.500 | | | Prohibition | | 1111110 (7Eh) | Prohibition | The default voltage is set to the value in the LDO3DAC register. LDO4DAC\_SLP: LDO4 Output Voltage Control Register in Sleep [Address 5Bh] | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |---------|---|--------|--------|--------|------------------|--------|--------|---|--| | Symbol | - | | | | LDO4DAC_SLP[6:0] | | | | | | R/W | R | R/W | R/W | R/W | R/W | R/W | R/W | R | | | Default | 0 | By OTP | By OTP | By OTP | By OTP | By OTP | By OTP | 0 | | ## LDO5DAC\_SLP: LDO5 Output Voltage Control Register in Sleep [Address 5Ch] | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|---|--------|--------|------------------|--------|--------|--------|---| | Symbol | - | | | LDO5DAC_SLP[6:0] | | | | | | R/W | R | R/W | R/W | R/W | R/W | R/W | R/W | R | | Default | 0 | By OTP | By OTP | By OTP | Ву ОТР | By OTP | By OTP | 0 | LDO[4-5] Output Voltage Table (Step = 50 mV) | LDOnDAC_SLP[6:0] | Output Voltage [V] | |------------------|--------------------| | 0000000 (00h) | 0.900 | | 0000010 (02h) | 0.950 | | | | | 0100100 (24h) | 1.800 | | ! | | | 1101000 (68h) | 3.500 | | | Prohibition | | 1111110 (7Eh) | Prohibition | The default voltage is set to the value in the LDOnDAC register (n:4, 5). **GPIO** IOSEL: GPIO Direction Setting Register [Address 90h] | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|-----|-----|-----|-----|------|------|------|------| | Symbol | - | - | - | ı | IO03 | IO02 | IO01 | IO00 | | R/W | Default | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | IOSEL register can set the input/output of GPIO pin. Writing "0" in the register, the corresponding pin becomes input pin, and becomes output pin when writing "1". | Bit | Symbol | R/W | Function | 1 | 0 | Initial<br>Value | |-----|--------|-----|-----------------------------|--------|-------|------------------| | 3 | IO03 | R/W | GPI03 Direction Setting bit | Output | Input | 0 | | 2 | IO02 | R/W | GPI02 Direction Setting bit | Output | Input | 0 | | 1 | IO01 | R/W | GPI01 Direction Setting bit | Output | Input | 0 | | 0 | IO00 | R/W | GPI00 Direction Setting bit | Output | Input | 0 | #### Notes: - 1. IO0[3-0] are invalid when PSO mode. - 2. PSO: Power-on Signal Output for the external devices. #### IOOUT: GPIO Output Signal Register [Address 91h] | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|-----|-----|-----|-----|---------|---------|---------|---------| | Symbol | - | - | - | - | IOOUT03 | IOOUT02 | IOOUT01 | IOOUT00 | | R/W | Default | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | IOOUT register can set "Low" or "Hi-Z" of GPIO pin when GP pin is set as output. By writing "0" in IOOUT register, the corresponding pin outputs "Low" and becomes "Hi-z" by writing "1". | Bit | Symbol | R/W | Function | 1 | 0 | Initial<br>Value | |-----|---------|-----|--------------------------|------|-----|------------------| | 3 | IOOUT03 | R/W | GPI03 Output Setting bit | High | Low | 0 | | 2 | IOOUT02 | R/W | GPI02 Output Setting bit | High | Low | 0 | | 1 | IOOUT01 | R/W | GPI01 Output Setting bit | High | Low | 0 | | 0 | IOOUT00 | R/W | GPI00 Output Setting bit | High | Low | 0 | #### Notes: - 1. Valid only in the output mode. - 2. When the output circuit is set as Nch open-drain by the OTP, the output of GP pin becomes not "High" but "Hi-z". **GPEDGE1: GPIO Interrupt Detection Type Setting Register [Address 92h]** | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|-----|------|-----|-----|-----|-----|-----|-----| | Symbol | EDG | SE03 | EDG | E02 | EDG | E01 | EDG | E00 | | R/W | Default | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | GPEDGE register can set GPIO interrupt detection type. | Bit | Symbol | R/W | Function | 1 0 | | Initial<br>Value | |-----|--------|-----|------------------------------------------------------|----------|----|------------------| | 7-6 | EDGE03 | R/W | GPI03 Interrupt Detection Type Setting bit | As below | | 00 | | 5-4 | EDGE02 | R/W | GPI02 Interrupt Detection Type Setting bit | As below | | 00 | | 3-2 | EDGE01 | R/W | GPI01 Interrupt Detection Type Setting bit | As below | | 00 | | 1-0 | EDGE00 | R/W | GPI00 Interrupt Detection Type Setting bit As below | | 00 | | | EDGE0x [1:0] | Detection Function | |--------------|--------------------| | 00 | Level (default) | | 01 | Rising Edge | | 10 | Falling Edge | | 11 | Both Edge | ## **EN\_GPIR:** Interrupt Enable Register [Address 94h] | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|-----|-----|-----|-----|--------|--------|--------|--------| | Symbol | - | | | | EN_ | EN_ | EN_ | EN_ | | | | | - | - | GP03IR | GP02IR | GP01IR | GP00IR | | R/W | Default | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Writing "1" enables the interrupt request. | Bit | Symbol | R/W | Function | 1 | 0 | Initial<br>Value | |-----|-----------|-----|----------------------------|--------|---------|------------------| | 3 | EN_GP03IR | R/W | GPI03 interrupt enable bit | Enable | Disable | 0 | | 2 | EN_GP02IR | R/W | GPI02 interrupt enable bit | Enable | Disable | 0 | | 1 | EN_GP01IR | R/W | GPI01 interrupt enable bit | Enable | Disable | 0 | | 0 | EN_GP00IR | R/W | GPI00 interrupt enable bit | Enable | Disable | 0 | IR\_GPR: Rising Edge Interrupt Request Register [Address 95h] | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|-----|-----|-----|-----|--------------|--------------|--------------|--------------| | Symbol | - | - | - | - | IR_<br>GP03R | IR_<br>GP02R | IR_<br>GP01R | IR_<br>GP00R | | R/W | Default | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | In the rising edge or both edge mode, IR\_GPR register can monitor the interrupt request of rising edge. The register is cleared by writing "0" in the corresponding bit but cannot be set by writing "1". The function above-mentioned is operated in level mode as well. However, it cannot be cleared while the interrupt request signal is "High". | Bit | Symbol | R/W | Function | 1 | 0 | Initial<br>Value | |-----|----------|-----|-----------------------------------------|-----------|------|------------------| | 3 | IR_GP03R | R/W | GPI03 Rising Edge Interrupt Request bit | Requested | None | 0 | | 2 | IR_GP02R | R/W | GPI02 Rising Edge Interrupt Request bit | Requested | None | 0 | | 1 | IR_GP01R | R/W | GPI01 Rising Edge Interrupt Request bit | Requested | None | 0 | | 0 | IR_GP00R | R/W | GPI00 Rising Edge Interrupt Request bit | Requested | None | 0 | #### IR\_GPF: Falling Edge Interrupt Request Register [Address 96h] | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|-----|-----|-----|-----|--------------|--------------|--------------|--------------| | Symbol | - | - | 1 | 1 | IR_<br>GP03F | IR_<br>GP02F | IR_<br>GP01F | IR_<br>GP00F | | R/W | Default | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | In the falling edge or both edge mode, IR\_GPF can monitor the interrupt request of falling edge. It is cleared by writing "0" corresponding bit but cannot be set by writing "1". | Bit | Symbol | R/W | Function | 1 | 0 | Initial<br>Value | |-----|----------|-----|------------------------------------------|-----------|------|------------------| | 3 | IR_GP03F | R/W | GPI03 Falling Edge Interrupt Request bit | Requested | None | 0 | | 2 | IR_GP02F | R/W | GPI02 Falling Edge Interrupt Request bit | Requested | None | 0 | | 1 | IR_GP01F | R/W | GPI01 Falling Edge Interrupt Request bit | Requested | None | 0 | | 0 | IR_GP00F | R/W | GPI00 Falling Edge Interrupt Request bit | Requested | None | 0 | ## MON\_IOIN: GPIO Input Signal Read Register [Address 97h] | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------|---|---|---|---|-----------|-----------|-----------|-----------| | Symbol | - | - | _ | _ | MON_ | MON_ | MON_ | MON_ | | oyiiibo. | | | | | IOIN03 | IOIN02 | IOIN01 | IOIN00 | | R/W | R | R | R | R | R | R | R | R | | Default | 0 | 0 | 0 | 0 | Undefined | Undefined | Undefined | Undefined | MON\_IOIN register can monitor the debounced signal from GP pin. | Bit | Symbol | R/W | Function | 1 | 0 | Initial<br>Value | |-----|------------|-----|------------------------|------|-----|------------------| | 3 | MON_IOIN03 | R | GPI03 input status bit | High | Low | - | | 2 | MON_IOIN02 | R | GPI02 input status bit | High | Low | - | | 1 | MON_IOIN01 | R | GPI01 input status bit | High | Low | - | | 0 | MON_IOIN00 | R | GPI00 input status bit | High | Low | - | ## **GPLED\_FUNC: LED Function Setting Register [Address 98h]** | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|-----|-----------------|------------------|-----|-----|-----------------|-----------------|-----| | Symbol | - | GP1_LED<br>MODE | GP1_LEDFUNC[1:0] | | 1 | GP0_LED<br>MODE | GP0_LEDFUNC[1:0 | | | R/W | Default | 0 | By OTP | 0 | 0 | 0 | By OTP | 0 | 0 | When set to LED function, GPIO0 and GPIO1 can be changed type of flicker for LED. | Bit | Symbol | R/W | Function | 1 0 | | Initial<br>Value | |-----|-------------|-----------------------------------------|--------------------------------|----------------|----------|------------------| | 6 | GP1_LEDMODE | R/W | GP1 LED_MODE Select bit | A a la al acce | | OTP | | 5-4 | GP1_LEDFUNC | R/W | GP1 Type of Flicker Select bit | AS D | As below | | | 2 | GP0_LEDMODE | R/W | GP0 LED_MODE Select bit | As below | | OTP | | 1-0 | GP0_LEDFUNC | FUNC R/W GP0 Type of Flicker Select bit | | AS D | eiow | 0 | | LED Mode | Power On/Off Status<br>or | GPIO | | | | |----------------------|--------------------------------------|-------------|---------------------------|--|--| | (GPn_LEDMODE, n:0,1) | Flicker Control (GPn_LEDFUNC, n:0,1) | Mode | Flicker Type | | | | 0 | Power Off | POWERON/OFF | Off | | | | U | Power On | POWERON/OFF | Always Turn-on | | | | | 00b | LED | Off | | | | 4 | 01b | LED | 1Hz Flicker (25% Turn-on) | | | | 1 | 10b | LED | 4Hz Flicker (25% Turn-on) | | | | | 11b | LED | Always Turn-on | | | #### **INTC** ## INTPOL: Interrupt Polarity Register [Address 9Ch] | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|-----|-----|-----|-----|-----|-----|-----|--------| | Symbol | - | 1 | - | 1 | 1 | 1 | - | INTPOL | | R/W | Default | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit [0]: INTPOL INTB pin polarity 0: Low-active 1: High-active ## INTEN: Interrupt Output Control Register [Address 9Dh] | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|-----|-----|-----|------|-----|-----|------|--------| | Cumb al | | | | GPIO | | | DCDC | SYSTEM | | Symbol | - | - | - | IREN | - | - | IREN | IREN | | R/W | Default | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ## Bit [4]: GPIOIREN **GPIO** interrupt control 0: Disable 1: Enable ## Bit [1]: DCDCIREN DCDC interrupt control 0: Disable 1: Enable ## Bit [0]: SYSTEMIREN SYSTEM interrupt control 0: Disable 1: Enable ## **INTMON:** Interrupt Monitor Register [Address 9Eh] | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|---|---|------------|-------------|---|---|-------------|---------------| | Symbol | - | - | WDG<br>IRM | GPIO<br>IRM | - | - | DCDC<br>IRM | SYSTEM<br>IRM | | R/W | R | R | R | R | R | R | R | R | | Default | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ## Bit [5]: WDGIRM Watchdog interrupt flag monitor 0: None 1: Requested ## Bit [4]: GPIOIRM GPIO interrupt flag monitor 0: None 1: Requested #### Bit [1]: DCDCIRM DCDC interrupt flag monitor 0: None 1: Requested # Bit [0]: SYSTEMIRM SYSTEM interrupt flag monitor 0: None 1: Requested #### **SYSTEM OPTION** #### PREVINDAC: PREVINDET Detection Voltage Setting Register [Address B0h] | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|-----|-----|-----|-----|-----|--------|--------|--------| | Symbol | | | | | | PREVIN | PRE | VIN | | Symbol | 1 | - | - | | | DACH | DAC | [1:0] | | R/W | Default | 0 | 0 | 0 | 0 | 0 | By OTP | Ву ОТР | By OTP | The default voltage can be set up by OTP. #### Bit [2]: PREVINDACH Setting the detection voltage to PREVINDET #### Bit [1:0]: PREVINDAC Setting the detection voltage to PREVINDET ## **PREVINDET Detection Voltage Table** | PREVINDACH | PREVINDAC[1:0] | Detection Voltage [V] | |------------|----------------|-----------------------| | 0 | 00 (0h) | 2.75(↑)/2.7(↓) | | 0 | 01 (1h) | 2.85(↑)/2.8(↓) | | 0 | 10 (2h) | 2.95(↑)/2.9(↓) | | 0 | 11 (3h) | 3.05(↑)/3.0(↓) | | 1 | 00 (0h) | 3.30(↑)/3.2(↓) | | 1 | 01 (1h) | 3.40(↑)/3.3(↓) | | 1 | 10 (2h) | 3.50(↑)/3.4(↓) | | 1 | 11 (3h) | 3.60(↑)/3.5(↓) | #### **OVTEMP: Overheat Detection Temperature Setting Register [Address BCh]** | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|-----|-----|-----|-----|-----|-----|------|---------| | Symbol | - | - | - | - | - | - | OVTE | MP[1:0] | | R/W | Default | 0 | 0 | 0 | 0 | 0 | 0 | Ву | OTP | This register sets the detection temperature for Overheat temperature. ## Bit [1:0]: OVTEMP[1:0] Setting the detection temperature of overheat detection. | OVTEMP[1:0] | Temperature [°C] (Detection / Recovery) | |-------------|-----------------------------------------| | 00 (0h) | 105 / 85 | | 01 (1h) | 115 / 95 | | 10 (2h) | 125 /105 | | 11 (3h) | 135 / 115 | Ver. A The power dissipation of the package is dependent on PCB material, layout, and environmental conditions. The following measurement conditions are based on JEDEC STD. 51-7. #### **Measurement Conditions** | Item | Measurement Conditions | | | | | |------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | Environment | Mounting on Board (Wind Velocity = 0 m/s) | | | | | | Board Material | Glass Cloth Epoxy Plastic (Four-Layer Board) | | | | | | Board Dimensions | 76.2 mm × 114.3 mm × 0.8 mm | | | | | | Copper Ratio | Outer Layer (First Layer): Less than 95% of 50 mm Square Inner Layers (Second and Third Layers): Approx. 100% of 50 mm Square Outer Layer (Fourth Layer): Approx. 100% of 50 mm Square | | | | | | Through-holes | φ 0.3 mm × 25 pcs | | | | | #### **Measurement Result** $(Ta = 25^{\circ}C, Tjmax = 125^{\circ}C)$ | Item | Measurement Result | |------------------------------------------|--------------------| | Power Dissipation | 3800 mW | | Thermal Resistance (θja) | θja = 26°C/W | | Thermal Characterization Parameter (ψjt) | ψjt = 10°C/W | $\theta$ ja: Junction-to-ambient thermal resistance. ψjt: Junction-to-top of package thermal characterization parameter Power Dissipation vs. Ambient Temperature **Measurement Board Pattern** Ver. A QFN0707-48-P25 Package Dimensions (Unit: mm) **RICOH** i <sup>\*</sup>The tab on the bottom of the package shown by blue circle is a substrate potential (GND). It is recommended that this tab be connected to the ground plane on the board but it is possible to leave the tab floating. OTP CODE LIST RN5T5610 Ver. 1.00 # **RNT5610S OTP Settings** Normal mode, DCDC1-4 $F_{OSC} = 1.80MHz$ | | OTP Function | Explanation | Related Register | Setting | |-----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | I2CSLV | The settings of I2C slave address (A3-A1). | - | 6: 36h | | | ON PRESS | The setting of PWRON pin power-on long press timer. | 10h | 2: 1sec | | | SLEEPPOL | SLEEP pin polarity selection ( Default High active ) | - | 0: Non-Inversion | | | PWRONPOL | PWRON pin polarity selection ( Default High active ) | - | 1: Inversion | | System | 1 WINDIN OL | 1 WHO TE pilit polarity sciential to light active ) | | 1. 1117 0131011 | | OTP | VINDAC | System Voltage Detection for Power-ON permit. | | 2: 2.8V | | Settings | VINHYSSEL | Hysteresis Voltage for VINDET ( System Voltage Detection for Power-ON permit ) | 03h | 0: 500mV | | | VINRRESET | Select the reset condition(RSTB:Transition to PWROFF or ERSTB:UVLO detection) for VINHYS and VINDAC registers | | 1: ERSTB | | | IODAC | Setting the detection voltage of IODET for Shutdown. IODET is invalid when VDDIO is not selected as the power supply | 02h | 0: 1.40V | | | 102110 | g | | ******* | | | PREVINDAC | System Voltage Pre-Detection ( Interrupt output ) | B0h | 5: 3.4(↑)/3.3(↓) | | | OVTEMP | Initial temperature of Overheat Detection(Interrupt output) | BCh | 2: 125/105°C | | | • | , , , , | | | | | OTP Function | Explanation | Related Register | Setting | | | SLOTWID | Sequence Slot Timing Setting | - | 1: 2.0ms | | | | | | | | | LDORTC1AWON | LDORTC1 Always-ON or I2C Control | 45h | 1: AlwaysOn | | | LDORTC1ONSLOT | The setting of LDORTC1 Power-ON sequence slot time ( When selected I2C Control ) | 2Ah | Disable | | | Be sure to rese | elect LDORTC1ONSLOT after LDORTC1AWON is changed. | | | | | LDO5ONSLOT | The setting of LDO5 Power-ON / OFF sequence slot time | 1Fh | 9: Slot_9 | | | LDO4ONSLOT | The setting of LDO4 Power-ON / OFF sequence slot time | 1Eh | 9: Slot_9 | | Sequence | LDO3ONSLOT | The setting of LDO3 Power-ON / OFF sequence slot time | 1Dh | 9: Slot_9 | | OTP | LDO2ONSLOT | The setting of LDO2 Power-ON / OFF sequence slot time | 1Ch | F: Slot_OFF | | Settings | LDO10NSLOT | The setting of LDO1 Power-ON / OFF sequence slot time | 1Bh | 7: Slot_7 | | | | | | | | | DC4ONSLOT | The setting of DCDC4 Power-ON / OFF sequence slot time | 19h | 5: Slot_5 | | | DC3ONSLOT | The setting of DCDC3 Power-ON / OFF sequence slot time | 18h | 3: Slot_3 | | | DC2ONSLOT | The setting of DCDC2 Power-ON / OFF sequence slot time | 17h | 1: Slot_1 | | | DC1ONSLOT | The setting of DCDC1 Power-ON / OFF sequence slot time | 16h | 1: Slot_1 | | | DESCRIPTION | Development of the language of the | | F: 01-1 4F | | | RESETSLOT<br>RESETHOLD | Reset output signal sequence slot Reset output signal hold ( Extend ) time after Slot_15 ( RESETO signal slot ) | - | F: Slot_15<br>0: 0ms | | | KESETHOLD | reset output signal hold ( Extend ) time after Siot_10 ( RESETO signal siot ) | | 0.0113 | | | OTP Function | Explanation | Related Register | Setting | | | o i i i unouon | Explanation | Related Register | Setting | | | LRTCDAC | LDORTC1 Initial VOUT | 56h | 3.00V | | | LRTCDAC | LDORTC1 Initial VOUT | 56h | 3.00V | | | LRTCDAC<br>L5DAC | LDORTC1 Initial VOUT LDO5 Initial VOUT | 56h<br>50h | 3.00V<br>1.50V | | | LRTCDAC<br>L5DAC<br>L4DAC | LDOS Initial VOUT LDO4 Initial VOUT | 56h<br>50h<br>4Fh | 3.00V<br>1.50V<br>2.50V | | | LRTCDAC L5DAC L4DAC L3DAC | LDORTC1 Initial VOUT LDO5 Initial VOUT LDO3 Initial VOUT LDO3 Initial VOUT | 56h<br>50h<br>4Fh<br>4Eh | 3.00V<br>1.50V<br>2.50V<br>1.80V | | | LRTCDAC L5DAC L4DAC L3DAC L2DAC | LDORTC1 Initial VOUT LDO5 Initial VOUT LDO4 Initial VOUT LDO5 Initial VOUT LDO6 Initial VOUT LDO6 Initial VOUT | 56h<br>50h<br>4Fh<br>4Eh<br>4Dh | 3.00V<br>1.50V<br>2.50V<br>1.80V<br>3.30V | | Initial | LRTCDAC L5DAC L4DAC L3DAC | LDORTC1 Initial VOUT LDO5 Initial VOUT LDO3 Initial VOUT LDO3 Initial VOUT | 56h<br>50h<br>4Fh<br>4Eh | 3.00V<br>1.50V<br>2.50V<br>1.80V | | VOUT | LFTCDAC L5DAC L4DAC L3DAC L2DAC L1DAC | LDORTC1 Initial VOUT LDO5 Initial VOUT LDO4 Initial VOUT LDO3 Initial VOUT LDO2 Initial VOUT LDO1 Initial VOUT | 56h<br>50h<br>4Fh<br>4Eh<br>4Dh<br>4Ch | 3.00V<br>1.50V<br>2.50V<br>1.80V<br>3.30V<br>3.30V | | VOUT<br>OTP | LETCDAC L5DAC L4DAC L3DAC L2DAC L1DAC L1DAC DD4DAC | LDORTC1 Initial VOUT LDO5 Initial VOUT LDO3 Initial VOUT LDO2 Initial VOUT LDO1 Initial VOUT LDO1 Initial VOUT | 56h 50h 4Fh 4Eh 4Dh 4Ch 39h | 3.00V<br>1.50V<br>2.50V<br>1.80V<br>3.30V<br>3.30V | | VOUT | LSTCDAC L5DAC L4DAC L3DAC L2DAC L1DAC DD4DAC DD3DAC | LDORTC1 Initial VOUT LDO5 Initial VOUT LDO3 Initial VOUT LDO2 Initial VOUT LDO1 Initial VOUT DCDC4 Initial VOUT DCDC3 Initial VOUT | 56h 50h 4Fh 4Eh 4Dh 4Ch 39h 38h | 3.00V 1.50V 2.50V 1.80V 3.30V 3.30V 1.20V 3.30V | | VOUT<br>OTP | LSTCDAC L5DAC L4DAC L3DAC L2DAC L1DAC D04DAC D03DAC D02DAC | LDORTC1 Initial VOUT LDO4 Initial VOUT LDO4 Initial VOUT LDO2 Initial VOUT LDO1 Initial VOUT DCDC4 Initial VOUT DCDC3 Initial VOUT DCDC2 Initial VOUT | 56h 50h 4Fh 4Eh 4Dh 4Ch 39h 38h 37h | 3.00V 1.50V 2.50V 1.80V 3.30V 3.30V 1.20V 3.30V 1.40V | | VOUT<br>OTP | LSTCDAC L5DAC L4DAC L3DAC L2DAC L1DAC DD4DAC DD3DAC | LDORTC1 Initial VOUT LDO5 Initial VOUT LDO3 Initial VOUT LDO2 Initial VOUT LDO1 Initial VOUT DCDC4 Initial VOUT DCDC3 Initial VOUT | 56h 50h 4Fh 4Eh 4Dh 4Ch 39h 38h | 3.00V 1.50V 2.50V 1.80V 3.30V 3.30V 1.20V 3.30V | | VOUT<br>OTP | LRTCDAC L5DAC L4DAC L3DAC L2DAC L1DAC L1DAC DD4DAC DD3DAC DD2DAC DD1DAC | LDOS Initial VOUT LDO5 Initial VOUT LDO4 Initial VOUT LDO3 Initial VOUT LDO2 Initial VOUT LDO1 Initial VOUT DCDC3 Initial VOUT DCDC3 Initial VOUT DCDC3 Initial VOUT DCDC1 Initial VOUT DCDC1 Initial VOUT | 56h 50h 4Fh 4Eh 4Dh 4Ch 39h 38h 37h 36h | 3.00V 1.50V 2.50V 1.80V 3.30V 3.30V 1.20V 3.30V 1.40V 1.40V | | VOUT<br>OTP | LSDAC LSDAC L4DAC L3DAC L2DAC L1DAC L1DAC DD4DAC DD3DAC DD2DAC DD1DAC DD4LIM | LDORTC1 Initial VOUT LDO5 Initial VOUT LDO6 Initial VOUT LDO7 Initial VOUT LDO8 Initial VOUT LDO9 Initial VOUT LDO9 Initial VOUT DCDC4 Initial VOUT DCDC2 Initial VOUT DCDC2 Initial VOUT DCDC1 Initial VOUT DCDC1 Initial VOUT DCDC1 Initial VOUT | 56h 50h 4Fh 4Eh 4Dh 4Ch 39h 38h 37h 36h | 3.00V 1.50V 2.50V 1.80V 3.30V 3.30V 1.20V 3.30V 1.40V 1.40V | | VOUT<br>OTP | LSDAC LSDAC L4DAC L3DAC L2DAC L1DAC L1DAC DD4DAC DD3DAC DD1DAC DD1DAC DD4LIM DD3LIM | LDORTC1 Initial VOUT LDO5 Initial VOUT LDO4 Initial VOUT LDO5 Initial VOUT LDO6 Initial VOUT LDO7 Initial VOUT LDO7 Initial VOUT DCDC4 Initial VOUT DCDC2 Initial VOUT DCDC1 Initial VOUT DCDC1 Initial VOUT DCDC1 Initial VOUT DCDC1 Initial VOUT | 56h 50h 4Fh 4Eh 4Dh 4Ch 39h 38h 37h 36h 33h | 3.00V 1.50V 2.50V 1.80V 3.30V 3.30V 1.20V 3.30V 1.40V 1.40V 2: 2.8A 3: 3.2A | | VOUT<br>OTP | LSDAC LSDAC L4DAC L3DAC L2DAC L1DAC L1DAC DD4DAC DD3DAC DD2DAC DD1DAC DD4LIM | LDORTC1 Initial VOUT LDO5 Initial VOUT LDO4 Initial VOUT LDO3 Initial VOUT LDO2 Initial VOUT LDO1 Initial VOUT DCDC4 Initial VOUT DCDC3 Initial VOUT DCDC2 Initial VOUT DCDC1 Initial VOUT DCDC2 Initial VOUT DCDC2 Limit Current DCDC3 Limit Current DCDC3 Limit Current | 56h 50h 4Fh 4Eh 4Dh 4Ch 39h 38h 37h 36h | 3.00V 1.50V 2.50V 1.80V 3.30V 3.30V 1.20V 3.30V 1.40V 1.40V 2: 2.8A 3: 3.2A 3: 4.0A | | VOUT<br>OTP | LRTCDAC L5DAC L4DAC L3DAC L2DAC L1DAC D4DAC D53DAC D01DAC D01DAC D04LIM D05LIM D02LIM | LDORTC1 Initial VOUT LDO5 Initial VOUT LDO4 Initial VOUT LDO5 Initial VOUT LDO6 Initial VOUT LDO7 Initial VOUT LDO7 Initial VOUT DCDC4 Initial VOUT DCDC2 Initial VOUT DCDC1 Initial VOUT DCDC1 Initial VOUT DCDC1 Initial VOUT DCDC1 Initial VOUT | 56h 50h 4Fh 4Eh 4Dh 4Ch 39h 38h 37h 36h 31h 2Fh | 3.00V 1.50V 2.50V 1.80V 3.30V 3.30V 1.20V 3.30V 1.40V 1.40V 2: 2.8A 3: 3.2A | | VOUT<br>OTP | LRTCDAC L5DAC L4DAC L3DAC L2DAC L1DAC D4DAC D53DAC D01DAC D01DAC D04LIM D05LIM D02LIM | LDORTC1 Initial VOUT LDO5 Initial VOUT LDO4 Initial VOUT LDO3 Initial VOUT LDO2 Initial VOUT LDO1 Initial VOUT DCDC4 Initial VOUT DCDC3 Initial VOUT DCDC2 Initial VOUT DCDC1 Initial VOUT DCDC2 Initial VOUT DCDC2 Limit Current DCDC3 Limit Current DCDC3 Limit Current | 56h 50h 4Fh 4Eh 4Dh 4Ch 39h 38h 37h 36h 31h 2Fh | 3.00V 1.50V 2.50V 1.80V 3.30V 3.30V 1.20V 3.30V 1.40V 1.40V 2: 2.8A 3: 3.2A 3: 4.0A | | VOUT<br>OTP | LSDAC LSDAC L4DAC L3DAC L2DAC L1DAC L1DAC DD4DAC DD3DAC DD2DAC DD1DAC DD4LIM DD3LIM DD1LIM DD1LIM | LDOS Initial VOUT LDO5 Initial VOUT LDO6 Initial VOUT LDO7 Initial VOUT LDO7 Initial VOUT LDO8 Initial VOUT LDO9 Initial VOUT LDO9 Initial VOUT DCDC4 Initial VOUT DCDC2 Initial VOUT DCDC1 Initial VOUT DCDC2 Initial VOUT DCDC2 Initial VOUT DCDC1 Initial VOUT DCDC2 Initial VOUT DCDC3 Limit Current DCDC3 Limit Current DCDC1 Limit Current DCDC1 Limit Current | 56h 50h 4Fh 4Eh 4Dh 4Ch 39h 38h 37h 36h 33h 21h 2Fh | 3.00V 1.50V 2.50V 1.80V 3.30V 3.30V 1.20V 3.30V 1.40V 1.40V 2: 2.8A 3: 3.2A 3: 4.0A | | VOUT<br>OTP | LRTCDAC L5DAC L4DAC L3DAC L1DAC L1DAC DD4DAC DD3DAC DD1DAC DD4LIM DD3LIM DD1LIM DD1LIM Function Use HRESET ** Be sure to res. | LDORTC1 Initial VOUT LDOS Initial VOUT LDO3 Initial VOUT LDO3 Initial VOUT LDO1 Initial VOUT LDO1 Initial VOUT LDO1 Initial VOUT DCDC3 Initial VOUT DCDC3 Initial VOUT DCDC1 Initial VOUT DCDC1 Initial VOUT DCDC1 Initial VOUT DCDC1 Limit Current DCDC2 Limit Current DCDC2 Limit Current DCDC3 Limit Current DCDC1 Limit Current DCDC1 Limit Current DCDC2 Limit Current DCDC1 Limit Current DCDC2 Limit Current DCDC2 Limit Current DCDC3 Limit Current DCDC3 Limit Current DCDC4 Limit Current DCDC5 Limit Current DCDC5 Limit Current Explanation Whether or not to use the HRESET (Hardware reset) function in the GPIO pin function. | 56h 50h 4Fh 4Eh 4Dh 4Ch 39h 38h 37h 36h 31h 2Fh 2Dh | 3.00V 1.50V 2.50V 1.80V 3.30V 3.30V 1.20V 3.30V 1.40V 1.40V 2: 2.8A 3: 3.2A 3: 4.0A 3: 4.0A | | VOUT<br>OTP | LRTCDAC L5DAC L4DAC L3DAC L2DAC L1DAC D04DAC D03DAC D01DAC D01DAC D04LIM D02LIM D01LIM Function Use HRESET | LDOS Initial VOUT LDO5 Initial VOUT LDO6 Initial VOUT LDO7 Initial VOUT LDO7 Initial VOUT LDO8 Initial VOUT LDO8 Initial VOUT LDO9 Initial VOUT DCDC9 | 56h 50h 4Fh 4Eh 4Dh 4Ch 39h 38h 37h 36h 31h 2Fh 2Dh | 3.00V 1.50V 2.50V 1.80V 3.30V 3.30V 1.20V 3.30V 1.40V 1.40V 2: 2.8A 3: 3.2A 3: 4.0A Setting | | VOUT<br>OTP | LRTCDAC L5DAC L4DAC L3DAC L1DAC L1DAC DD4DAC DD3DAC DD1DAC DD1DAC DD4LIM DD3LIM DD1LIM Function Use HRESET ** Be sure to rese Ricoh Default GPIO0 | LDOS Initial VOUT DCDC3 Initial VOUT DCDC3 Initial VOUT DCDC3 Initial VOUT DCDC3 Initial VOUT DCDC1 Initial VOUT DCDC1 Initial VOUT DCDC1 Initial VOUT DCDC2 Limit Current DCDC3 Limit Current DCDC3 Limit Current DCDC3 Limit Current DCDC1 Limit Current DCDC1 Limit Current DCDC3 Limit Current DCDC3 Limit Current DCDC3 Limit Current DCDC4 Limit Current DCDC5 Limit Current Explanation Whether or not to use the HRESET (Hardware reset) function in the GPIO pin function. select all GPFUNC after USE HRESET is changed. Setting Selected Function Power Supplys Input Polarity Input Type Output Type 27: ON1 ON_EXTIN VSYS Non-Inversion NMOS | 56h 50h 4Fh 4Eh 4Dh 4Ch 39h 38h 37h 36h 31h 2Fh 2Dh Related Register | 3.00V 1.50V 2.50V 1.80V 3.30V 3.30V 1.20V 3.30V 1.40V 1.40V 2: 2.8A 3: 3.2A 3: 4.0A 3: 4.0A 3: 4.0A | | VOUT<br>OTP<br>Settings | LRTCDAC L5DAC L4DAC L3DAC L2DAC L1DAC D04DAC D03DAC D01DAC D01DAC D04LIM D03LIM D01LIM D01LIM Function Use HRESET ** Be sure to rese Ricoh Defoul GPIO0 GPIO1 | LDOS Initial VOUT LDOS Initial VOUT LDOS Initial VOUT LDO3 Initial VOUT LDO2 Initial VOUT LDO1 Initial VOUT LDO2 Initial VOUT DCDC3 Initial VOUT DCDC3 Initial VOUT DCDC2 Initial VOUT DCDC2 Initial VOUT DCDC1 Initial VOUT DCDC1 Initial VOUT DCDC2 Initial VOUT DCDC2 Initial VOUT DCDC1 Initial VOUT DCDC1 Initial VOUT DCDC1 Initial VOUT DCDC1 Initial VOUT DCDC1 Initial VOUT DCDC1 Initial VOUT DCDC2 Initial VOUT DCDC1 Initial VOUT DCDC2 Initial VOUT DCDC1 Initial VOUT DCDC2 Initial VOUT DCDC2 Initial VOUT DCDC3 Initial VOUT DCDC1 Initial VOUT DCDC1 Initial VOUT DCDC2 Initial VOUT DCDC2 Initial VOUT DCDC3 Initial VOUT DCDC2 Initial VOUT DCDC3 Initial VOUT DCDC2 Initial VOUT DCDC3 Initial VOUT DCDC2 Initial VOUT DCDC3 Initial VOUT DCDC2 Initial VOUT DCDC3 Initial VOUT DCDC2 Initial VOUT DCDC3 Initial VOUT DCDC3 Initial VOUT DCDC3 Initial VOUT DCDC2 Initial VOUT DCDC3 DCDC4 Initial VOUT DCDC4 Initial VOUT DCDC4 Initial VOUT DCDC5 Initial VOUT DCDC5 Initial VOUT DCDC6 | 56h 50h 4Fh 4Eh 4Dh 4Ch 39h 38h 37h 36h 33h 2Fh 2Dh Related Register | 3.00V 1.50V 2.50V 1.80V 3.30V 3.30V 1.20V 3.30V 1.40V 1.40V 2: 2.8A 3: 3.2A 3: 4.0A 3: 4.0A 3: 4.0A | | VOUT<br>OTP<br>Settings | LRTCDAC L5DAC L4DAC L3DAC L1DAC L1DAC L1DAC DD4DAC DD3DAC DD2DAC DD1DAC DD4LIM DD3LIM DD1LIM DD1LIM Function Use HRESET ** Be sure to res. Ricoh Default GPIO1 GPIO2 | LDOS Initial VOUT DCDC3 Initial VOUT DCDC3 Initial VOUT DCDC1 Initial VOUT DCDC1 Initial VOUT DCDC2 Initial VOUT DCDC1 Initial VOUT DCDC2 Initial VOUT DCDC2 Limit Current DCDC2 Limit Current DCDC2 Limit Current DCDC2 Limit Current DCDC3 Limit Current DCDC3 Limit Current DCDC4 Limit Current DCDC5 Limit Current DCDC5 Limit Current DCDC6 Limit Current DCDC7 Limit Current DCDC7 Limit Current DCDC8 Limit Current DCDC9 C | 56h 50h 4Fh 4Eh 4Dh 4Ch 39h 38h 37h 36h 2Fh 2Dh Related Register - Linked to PMU Status - Linked to PMU Status | 3.00V 1.50V 2.50V 1.80V 3.30V 3.30V 1.20V 3.30V 1.40V 1.40V 2: 2.8A 3: 3.2A 3: 4.0A 3: 4.0A | | VOUT<br>OTP<br>Settings | LRTCDAC L5DAC L4DAC L3DAC L2DAC L1DAC D04DAC D03DAC D01DAC D01DAC D04LIM D03LIM D01LIM D01LIM Function Use HRESET ** Be sure to rese Ricoh Defoul GPIO0 GPIO1 | LDOS Initial VOUT LDOS Initial VOUT LDOS Initial VOUT LDO3 Initial VOUT LDO2 Initial VOUT LDO1 Initial VOUT LDO2 Initial VOUT DCDC3 Initial VOUT DCDC3 Initial VOUT DCDC2 Initial VOUT DCDC2 Initial VOUT DCDC1 Initial VOUT DCDC1 Initial VOUT DCDC2 Initial VOUT DCDC2 Initial VOUT DCDC1 Initial VOUT DCDC1 Initial VOUT DCDC1 Initial VOUT DCDC1 Initial VOUT DCDC1 Initial VOUT DCDC1 Initial VOUT DCDC2 Initial VOUT DCDC1 Initial VOUT DCDC2 Initial VOUT DCDC1 Initial VOUT DCDC2 Initial VOUT DCDC2 Initial VOUT DCDC3 Initial VOUT DCDC1 Initial VOUT DCDC1 Initial VOUT DCDC2 Initial VOUT DCDC2 Initial VOUT DCDC3 Initial VOUT DCDC2 Initial VOUT DCDC3 Initial VOUT DCDC2 Initial VOUT DCDC3 Initial VOUT DCDC2 Initial VOUT DCDC3 Initial VOUT DCDC2 Initial VOUT DCDC3 Initial VOUT DCDC2 Initial VOUT DCDC3 Initial VOUT DCDC3 Initial VOUT DCDC3 Initial VOUT DCDC2 Initial VOUT DCDC3 DCDC4 Initial VOUT DCDC4 Initial VOUT DCDC4 Initial VOUT DCDC5 Initial VOUT DCDC5 Initial VOUT DCDC6 | 56h 50h 4Fh 4Eh 4Dh 4Ch 39h 38h 37h 36h 31h 2Fh 2Dh Related Register | 3.00V 1.50V 2.50V 1.80V 3.30V 3.30V 1.20V 3.30V 1.40V 1.40V 2: 2.8A 3: 3.2A 3: 4.0A 3: 4.0A Setting 1: Use LDORTC2 On/Off Control | | OPIO Optional Functions OTP | LRTCDAC L5DAC L4DAC L3DAC L1DAC L1DAC DD4DAC DD3DAC DD1DAC DD1DAC DD4LIM DD3LIM DD1LIM PD1LIM Function Use HRESET ※ Be sure to resi Ricoh Default GPI00 GPI01 GPI02 GPI03 | LDOS Initial VOUT DCDC3 Initial VOUT DCDC3 Initial VOUT DCDC3 Initial VOUT DCDC3 Initial VOUT DCDC4 Initial VOUT DCDC5 Initial VOUT DCDC5 Initial VOUT DCDC6 Initial VOUT DCDC6 Initial VOUT DCDC7 Initial VOUT DCDC7 Initial VOUT DCDC8 Initial VOUT DCDC9 | 56h 50h 4Fh 4Eh 4Dh 4Ch 39h 38h 37h 36h 31h 2Fh 2Dh Related Register - LED Function - Linked to PMU Status - | 3.00V 1.50V 2.50V 1.80V 3.30V 3.30V 1.20V 3.30V 1.40V 1.40V 2: 2.8A 3: 3.2A 3: 4.0A 3: 4.0A Setting 1: Use LDORTC2 On/Off Control | | VOUT<br>OTP<br>Settings | LRTCDAC L5DAC L4DAC L3DAC L2DAC L1DAC D1DADAC D3BAC D1DADAC DD1DAC DD4LIM DD3LIM DD1LIM Function Use HRESET ** Be sure to rese Ricon Default GPIO2 GPIO3 Function | LDOS Initial VOUT LDOS Initial VOUT LDO3 Initial VOUT LDO3 Initial VOUT LDO1 Initial VOUT LDO2 Initial VOUT LDO1 Initial VOUT DCDC3 Initial VOUT DCDC3 Initial VOUT DCDC2 Initial VOUT DCDC2 Initial VOUT DCDC1 Initial VOUT DCDC1 Initial VOUT DCDC2 Initial VOUT DCDC2 Initial VOUT DCDC1 Initial VOUT DCDC1 Initial VOUT DCDC1 Initial VOUT DCDC1 Initial VOUT DCDC1 Initial VOUT DCDC1 Initial VOUT DCDC2 Initial VOUT DCDC1 Initial VOUT DCDC1 Initial VOUT DCDC2 Initial VOUT DCDC2 Initial VOUT DCDC2 Initial VOUT DCDC3 Initial VOUT DCDC1 Initial VOUT DCDC1 Initial VOUT DCDC2 Initial VOUT DCDC2 Initial VOUT DCDC3 Initial VOUT DCDC2 Initial VOUT DCDC1 Initial VOUT DCDC2 Initial VOUT DCDC2 Initial VOUT DCDC2 Initial VOUT DCDC2 Initial VOUT DCDC3 Initial VOUT DCDC2 Initial VOUT DCDC3 | 56h 50h 4Fh 4Eh 4Dh 4Ch 39h 38h 37h 36h 31h 2Fh 2Dh Related Register - Linked to PMU Status Related Register | 3.00V 1.50V 2.50V 1.80V 3.30V 3.30V 3.30V 1.20V 3.30V 1.40V 1.40V 2: 2.8A 3: 3.2A 3: 4.0A 3: 4.0A Setting 1: Use LDORTC2 On/Off Control Setting Setting | | OPIO Optional Functions OTP | LRTCDAC L5DAC L4DAC L3DAC L1DAC L1DAC L1DAC DD4DAC DD3DAC DD1DAC DD4LIM DD3LIM DD1LIM DD1LIM Function Use HRESET ** Be sure to res. Ricoh Default GPIO1 GPIO2 GPIO3 Function PSO0ONSLOT | LDOS Initial VOUT DCDC3 Initial VOUT DCDC3 Initial VOUT DCDC1 Initial VOUT DCDC1 Initial VOUT DCDC2 Initial VOUT DCDC2 Initial VOUT DCDC2 Limit Current DCDC2 Limit Current DCDC2 Limit Current DCDC2 Limit Current DCDC2 Limit Current DCDC3 Limit Current DCDC3 Limit Current DCDC4 Limit Current DCDC5 Limit Current DCDC5 Limit Current DCDC6 Limit Current DCDC7 Limit Current DCDC7 Limit Current DCDC8 Limit Current DCDC9 | 56h 50h 4Fh 4Eh 4Dh 4Ch 39h 38h 37h 36h 2Fh 2Dh Related Register - Linked to PMU Status Related Register | 3.00V 1.50V 2.50V 1.80V 3.30V 3.30V 3.30V 1.20V 3.30V 1.40V 1.40V 2: 2.8A 3: 3.2A 3: 4.0A 3: 4.0A Setting 1: Use LDORTC2 On/Off Control Setting Disable | | OPIO Optional Functions OTP | LRTCDAC L5DAC L4DAC L4DAC L3DAC L1DAC L1DAC DD4DAC DD3DAC DD2DAC DD1DAC DD2LIM DD3LIM DD1LIM Function Use HRESET ** Be sure to rescribed by the sure of su | LDOS Initial VOUT DCDC3 Initial VOUT DCDC3 Initial VOUT DCDC3 Initial VOUT DCDC1 Initial VOUT DCDC1 Initial VOUT DCDC3 Limit Current DCDC3 Limit Current DCDC3 Limit Current DCDC4 Limit Current DCDC5 Limit Current DCDC5 Limit Current DCDC5 Limit Current DCDC5 Limit Current DCDC6 Limit Current DCDC7 Limit Current DCDC7 Limit Current DCDC8 Limit Current DCDC9 | 56h 50h 4Fh 4Eh 4Dh 4Ch 39h 38h 37h 36h 33h 31h 2Fh 2Dh Related Register - Linked to PMU Status Linked to Register Related Register Linked to PMU Status | 3.00V 1.50V 2.50V 1.80V 3.30V 3.30V 3.30V 1.20V 3.30V 1.40V 1.40V 2: 2.8A 3: 3.2A 3: 4.0A 3: 4.0A Setting 1: Use LDORTC2 On/Off Control Setting Disable Disable | | OPIO Optional Functions OTP | LRTCDAC LSDAC L4DAC L3DAC L1DAC L1DAC DD4DAC DD3DAC DD2DAC DD1DAC DD1LIM DD3LIM DD1LIM PURCION LSE HRESET SE SICON DEfault GPIO2 GPIO1 GPIO2 GPIO3 Function PSO0ONSLOT PSO1ONSLOT PSO2ONSLOT | LDOS Initial VOUT DCDC3 Initial VOUT DCDC3 Initial VOUT DCDC3 Initial VOUT DCDC3 Initial VOUT DCDC1 DCDC3 Limit Current DCDC3 Limit Current DCDC3 Limit Current DCDC1 Limit Current DCDC1 Limit Current DCDC1 Limit Current DCDC1 Limit Current DCDC1 Limit Current Explanation Whether or not to use the HRESET (Hardware reset) function in the GPIO pin function. JOURNAL OF THE SET | 56h 50h 4Fh 4Eh 4Dh 4Ch 39h 38h 37h 36h 33h 31h 2Fh 2Dh Related Register - Linked to PMU Status | 3.00V 1.50V 2.50V 1.80V 3.30V 3.30V 1.20V 3.30V 1.40V 1.40V 2: 2.8A 3: 3.2A 3: 4.0A 3: 4.0A Setting 1: Use LDORTC2 On/Off Control Setting Disable Disable Disable | | OPIO Optional Functions OTP | LRTCDAC L5DAC L4DAC L4DAC L3DAC L1DAC L1DAC DD4DAC DD3DAC DD2DAC DD1DAC DD2LIM DD3LIM DD1LIM Function Use HRESET ** Be sure to rescribed by the sure of su | LDOS Initial VOUT DCDC3 Initial VOUT DCDC3 Initial VOUT DCDC3 Initial VOUT DCDC1 Initial VOUT DCDC1 Initial VOUT DCDC3 Limit Current DCDC3 Limit Current DCDC3 Limit Current DCDC4 Limit Current DCDC5 Limit Current DCDC5 Limit Current DCDC5 Limit Current DCDC5 Limit Current DCDC6 Limit Current DCDC7 Limit Current DCDC7 Limit Current DCDC8 Limit Current DCDC9 | 56h 50h 4Fh 4Eh 4Dh 4Ch 39h 38h 37h 36h 33h 31h 2Fh 2Dh Related Register - Linked to PMU Status Linked to Register Related Register Linked to PMU Status | 3.00V 1.50V 2.50V 1.80V 3.30V 3.30V 3.30V 1.20V 3.30V 1.40V 1.40V 2: 2.8A 3: 3.2A 3: 4.0A 3: 4.0A Setting 1: Use LDORTC2 On/Off Control Setting Disable Disable | - 1. The products and the product specifications described in this document are subject to change or discontinuation of production without notice for reasons such as improvement. Therefore, before deciding to use the products, please refer to Ricoh sales representatives for the latest information thereon. - 2. The materials in this document may not be copied or otherwise reproduced in whole or in part without prior written consent of Ricoh. - 3. Please be sure to take any necessary formalities under relevant laws or regulations before exporting or otherwise taking out of your country the products or the technical information described herein. - 4. The technical information described in this document shows typical characteristics of and example application circuits for the products. The release of such information is not to be construed as a warranty of or a grant of license under Ricoh's or any third party's intellectual property rights or any other rights. - 5. The products listed in this document are intended and designed for use as general electronic components in standard applications (office equipment, telecommunication equipment, measuring instruments, consumer electronic products, amusement equipment etc.). Those customers intending to use a product in an application requiring extreme quality and reliability, for example, in a highly specific application where the failure or misoperation of the product could result in human injury or death (aircraft, spacevehicle, nuclear reactor control system, traffic control system, automotive and transportation equipment, combustion equipment, safety devices, life support system etc.) should first contact us. - 6. We are making our continuous effort to improve the quality and reliability of our products, but semiconductor products are likely to fail with certain probability. In order to prevent any injury to persons or damages to property resulting from such failure, customers should be careful enough to incorporate safety measures in their design, such as redundancy feature, fire containment feature and fail-safe feature. We do not assume any liability or responsibility for any loss or damage arising from misuse or inappropriate use of the products. - 7. Anti-radiation design is not implemented in the products described in this document. - 8. The X-ray exposure can influence functions and characteristics of the products. Confirm the product functions and characteristics in the evaluation stage. - 9. WLCSP products should be used in light shielded environments. The light exposure can influence functions and characteristics of the products under operation or storage. - 10. There can be variation in the marking when different AOI (Automated Optical Inspection) equipment is used. In the case of recognizing the marking characteristic with AOI, please contact Ricoh sales or our distributor before attempting to use AOI. - 11. Please contact Ricoh sales representatives should you have any questions or comments concerning the products or the technical information. Ricoh is committed to reducing the environmental loading materials in electrical devices with a view to contributing to the protection of human health and the environment. Halogen Free Ricoh has been providing RoHS compliant products since April 1, 2006 and Halogen-free products since April 1, 2012. # RICOH RICOH ELECTRONIC DEVICES CO., LTD. Official website https://www.n-redc.co.jp/en/ **Contact us** https://www.n-redc.co.jp/en/buy/